Intel Distributor -ICONE Electronic
ICONE uses cookies and similar technologies to collect information about you and your interactions and communications with our website and services (including session replays and chat session recordings), which information may be shared with third-party service providers. Please view our Privacy Statement and Cookie Statement for more information. By continuing to use our site, you agree to the terms of our Privacy Statement, the use of cookies, tags, pixels, beacons and other technologies, and our Site Terms and Conditions.
Trustpilot
FIRST SHOPPING ORDER

FIRST ORDER

FREE 10% DISCOUNT

EXCLUSIVE TO NEW CUSTOMERS
banner_page

Intel

Alarms, Buzzers, and Sirens

Results: 45423
Filters
    Stacked Scrolling
  • 45423 Results
  • Img
    Pdf
    Part Number
    Manufacturers
    Desc
    In Stock
    Packing
    Rfq
    10M04DCU324I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 246 193536 4000 324-LFBGA
    2612
    324-LFBGA
    5SGXMA3K1F35C2LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 19456000 340000 1152-BBGA, FCBGA
    4552
    1152-BBGA, FCBGA
    A Comprehensive Guide to 5CGXFC5C6F27C7N Cyclone® V GX Field Programmable Gate Array (FPGA) IC

    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 336 5001216 77000 672-BGA


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    1980
    672-BGA
    5CGTFD5C5F27I7N
    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 336 5001216 77000 672-BGA
    2445
    672-BGA
    10M08DCU324I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 246 387072 8000 324-LFBGA
    4461
    324-LFBGA
    5SGXEABK2H40C3G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 53248000 952000 1517-BBGA, FCBGA
    8217
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CGXFC7D6F31A7N Cyclone® V GX Field Programmable Gate Array (FPGA) IC

    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 480 7880704 149500 896-BGA


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    7215
    896-BGA
    5CGXBC9C6F23C7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 224 14251008 301000 484-BGA
    8336
    484-BGA
    5CEBA2U15I7
    Cyclone® V E Field Programmable Gate Array (FPGA) IC 176 2002944 25000 324-LFBGA
    6143
    324-LFBGA
    5SGXEA4K2F35I2G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 37888000 420000 1152-BBGA, FCBGA
    6244
    1152-BBGA, FCBGA
    A Comprehensive Guide to 10M40SAE144C8G FPGA - Field Programmable Gate Array non-volatile

    MAX® 10 Field Programmable Gate Array (FPGA) IC 101 1290240 40000 144-LQFP Exposed Pad


    Intel® MAX® 10 FPGA Device Datasheet

    This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for

    Intel MAX? 10 devices.


    Intel MAX 10 Device Grades and Speed Grades Supported

    Commercial

    •–C7

    • –C8 (slowest)

    Industrial

    • –I6 (fastest)

    • –I7

    • –I8

    Automotive

    •–A6

    • –A7


    How to choose FPGA for your project?



                                                                    



    5166
    144-LQFP Exposed Pad
    5CGXFC4C6F27I7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 336 2862080 50000 672-BGA
    9840
    672-BGA
    10M02DCV36I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 27 110592 2000 36-UFBGA, WLCSP
    6865
    36-UFBGA, WLCSP
    5SGXEABK2H40C2G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 53248000 952000 1517-BBGA, FCBGA
    7776
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CSEBA4U19C8SN FPGA Cyclone® V SE Family 40000 Cells 28nm Technology 1.1V 484-Pin UBGA Tray

    Single ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 40K Logic Elements 600MHz 484-UBGA (19x19)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    3782
    484-FBGA
    5CGXBC3B6F23C7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 208 1381376 31500 484-BGA
    1851
    484-BGA
    10M40DAF484C7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 360 1290240 40000 484-BGA
    3746
    484-BGA
    5SGXMA5K2F40C2G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 46080000 490000 1517-BBGA, FCBGA
    7202
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CSXFC6C6U23I7NTS IC SOC CORTEX-A9 925MHZ 672UBGA

    Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SX FPGA - 110K Logic Elements 925MHz 672-UBGA (23x23)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    5505
    672-FBGA
    5CGXFC5C6F23I7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 240 5001216 77000 484-BGA
    5890
    484-BGA
    10M50DAF672C8G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 500 1677312 50000 672-BGA
    1071
    672-BGA
    5SGXMA4K3F35C2G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 37888000 420000 1152-BBGA, FCBGA
    1354
    1152-BBGA, FCBGA
    5CGTFD9E5F35I7N
    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 560 14251008 301000 1152-BGA
    6646
    1152-BGA
    10M16DAU324C8G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 246 562176 16000 324-LFBGA
    4225
    324-LFBGA
    5SGXEA5K2F40I3G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 46080000 490000 1517-BBGA, FCBGA
    8663
    1517-BBGA, FCBGA
    5CEFA5U19C7N
    Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 5001216 77000 484-FBGA
    8116
    484-FBGA
    10M50DCF484C8G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 360 1677312 50000 484-BGA
    4411
    484-BGA
    5SGXEA7H3F35I3G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 51200000 622000 1152-BBGA, FCBGA
    9212
    1152-BBGA, FCBGA
    5CGXFC9E6F31C7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 480 14251008 301000 896-BGA
    7307
    896-BGA
    10M25SAE144C8G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 101 691200 25000 144-LQFP Exposed Pad
    7458
    144-LQFP Exposed Pad

    Please send RFQ , we will respond immediately.

    Product:

    *Contact Name

    * Telephone

    Business Email

    * Company Name

    * Country

    * Quantity