FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria V ST FPGA - 350K Logic Elements 1.05GHz 896-FBGA, FC (31x31)
|
5759
|
896-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 51200000 695000 1932-BBGA, FCBGA
|
1767
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
System On Chip (SOC) IC *
|
2115
|
|
|||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 156 3517440 42959 358-LFBGA, FCBGA
|
5868
|
358-LFBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria V SX FPGA - 350K Logic Elements 700MHz 1152-FBGA, FC (35x35)
|
6612
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 46080000 490000 1152-BBGA, FCBGA
|
1729
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
System On Chip (SOC) IC *
|
4956
|
|
|||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 364 5371904 60214 780-BBGA, FCBGA
|
7144
|
780-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria V SX FPGA - 350K Logic Elements 800MHz 1152-FBGA, FC (35x35)
|
3487
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 840 53248000 952000 1932-BBGA, FCBGA
|
4609
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
* Field Programmable Gate Array (FPGA) IC
|
6187
|
|
|||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 452 6839296 89178 1152-BBGA, FCBGA
|
8562
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria V SX FPGA - 462K Logic Elements 1.05GHz 1517-FBGA, FC (40x40)
|
4698
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 46080000 583000 1932-BBGA, FCBGA
|
7744
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® Field Programmable Gate Array (FPGA) IC 185 239616 12060 256-BGA Introduction The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-μm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. Features The Cyclone device family offers the following features: ■ 2,910 to 20,060 LEs, see Table 1–1 ■ Up to 294,912 RAM bits (36,864 bytes) ■ Supports configuration through low-cost serial configuration device ■ Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards ■ Support for 66- and 33-MHz, 64- and 32-bit PCI standard ■ High-speed (640 Mbps) LVDS I/O support ■ Low-speed (311 Mbps) LVDS I/O support ■ 311-Mbps RSDS I/O support ■ Up to two PLLs per device provide clock multiplication and phase shifting ■ Up to eight global clock lines with six clock resources available per logic array block (LAB) row ■ Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM ■ Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions. |
1648
|
256-BGA
|
|
||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 612 10177536 181165 1152-BBGA, FCBGA
|
4325
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria V SX FPGA - 462K Logic Elements 700MHz 896-FBGA, FC (31x31)
|
2946
|
896-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 19456000 340000 1517-BBGA, FCBGA
|
6639
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® Field Programmable Gate Array (FPGA) IC 233 294912 20060 324-BGA Introduction The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-μm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. Features The Cyclone device family offers the following features: ■ 2,910 to 20,060 LEs, see Table 1–1 ■ Up to 294,912 RAM bits (36,864 bytes) ■ Supports configuration through low-cost serial configuration device ■ Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards ■ Support for 66- and 33-MHz, 64- and 32-bit PCI standard ■ High-speed (640 Mbps) LVDS I/O support ■ Low-speed (311 Mbps) LVDS I/O support ■ 311-Mbps RSDS I/O support ■ Up to two PLLs per device provide clock multiplication and phase shifting ■ Up to eight global clock lines with six clock resources available per logic array block (LAB) row ■ Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM ■ Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions. Chip Altera Cyclone naming rules,Chinese chip Will replace it |
4406
|
324-BGA
|
|
||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 364 3517440 42959 780-BBGA, FCBGA
|
9501
|
780-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria V SX FPGA - 350K Logic Elements 700MHz 1517-FBGA, FC (40x40)
|
4462
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Arria V GZ Field Programmable Gate Array (FPGA) IC 534 34322432 400000 1152-BBGA, FCBGA
|
1609
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® Field Programmable Gate Array (FPGA) IC 98 92160 5980 144-LQFP Introduction The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-μm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. Features The Cyclone device family offers the following features: ■ 2,910 to 20,060 LEs, see Table 1–1 ■ Up to 294,912 RAM bits (36,864 bytes) ■ Supports configuration through low-cost serial configuration device ■ Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards ■ Support for 66- and 33-MHz, 64- and 32-bit PCI standard ■ High-speed (640 Mbps) LVDS I/O support ■ Low-speed (311 Mbps) LVDS I/O support ■ 311-Mbps RSDS I/O support ■ Up to two PLLs per device provide clock multiplication and phase shifting ■ Up to eight global clock lines with six clock resources available per logic array block (LAB) row ■ Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM ■ Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions. Chip Altera Cyclone naming rules,Chinese chip Will replace it |
9949
|
144-LQFP
|
|
||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 364 5371904 60214 780-BBGA, FCBGA
|
7985
|
780-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Arria 10 GT Field Programmable Gate Array (FPGA) IC 600 68857856 1150000 1517-BBGA, FCBGA
|
4513
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GS Field Programmable Gate Array (FPGA) IC 432 13312000 236000 1152-BBGA, FCBGA
|
7426
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® Field Programmable Gate Array (FPGA) IC 173 239616 12060 240-BFQFP Introduction The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-μm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. Features The Cyclone device family offers the following features: ■ 2,910 to 20,060 LEs, see Table 1–1 ■ Up to 294,912 RAM bits (36,864 bytes) ■ Supports configuration through low-cost serial configuration device ■ Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards ■ Support for 66- and 33-MHz, 64- and 32-bit PCI standard ■ High-speed (640 Mbps) LVDS I/O support ■ Low-speed (311 Mbps) LVDS I/O support ■ 311-Mbps RSDS I/O support ■ Up to two PLLs per device provide clock multiplication and phase shifting ■ Up to eight global clock lines with six clock resources available per logic array block (LAB) row ■ Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM ■ Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions. Chip Altera Cyclone naming rules,Chinese chip Will replace it |
3105
|
240-BFQFP
|
|
||||||||||||||||||||||||||
Arria II GX Field Programmable Gate Array (FPGA) IC 452 6839296 89178 1152-BBGA, FCBGA
|
5387
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Arria 10 GX Field Programmable Gate Array (FPGA) IC 342 68857856 1150000 1517-BBGA, FCBGA
|
7724
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 53248000 840000 1760-BBGA, FCBGA
|
3488
|
1760-BBGA, FCBGA
|
|
||||||||||||||||||||||||||