Intel Distributor -ICONE Electronic
ICONE uses cookies and similar technologies to collect information about you and your interactions and communications with our website and services (including session replays and chat session recordings), which information may be shared with third-party service providers. Please view our Privacy Statement and Cookie Statement for more information. By continuing to use our site, you agree to the terms of our Privacy Statement, the use of cookies, tags, pixels, beacons and other technologies, and our Site Terms and Conditions.
Trustpilot
FIRST SHOPPING ORDER

FIRST ORDER

FREE 10% DISCOUNT

EXCLUSIVE TO NEW CUSTOMERS
banner_page

Intel

Alarms, Buzzers, and Sirens

Results: 45423
Filters
    Stacked Scrolling
  • 45423 Results
  • Img
    Pdf
    Part Number
    Manufacturers
    Desc
    In Stock
    Packing
    Rfq
    5SGSED8N2F45I2G
    Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 51200000 695000 1932-BBGA, FCBGA
    6580
    1932-BBGA, FCBGA
    A Comprehensive Guide to 10CL016YU256I7G FPGA - Field Programmable Gate Array

    Cyclone® 10 LP Field Programmable Gate Array (FPGA) IC 162 516096 15408 256-LFBGA


    Intel® Cyclone® 10 LP Device Overview

    The Intel® Intel Cyclone® 10 LP FPGAs are optimized for low cost and low static

    power, making them ideal for high-volume and cost-sensitive applications.

    Intel Cyclone 10 LP devices provide a high density sea of programmable gates, onboard resources, and general purpose I/Os. These resources satisfies the

    requirements of I/O expansion and chip-to-chip interfacing. The Intel Cyclone 10 LP

    architecture suits smart and connected end applications across many market segments:

    • Industrial and automotive

    • Broadcast, wireline, and wireless

    • Compute and storage

    • Government, military, and aerospace

    • Medical, consumer, and smart energy

    The free but powerful Intel Quartus® Prime Lite Edition software suite of design tools

    meets the requirements of several classes of users:

    • Existing FPGA designers

    • Embedded designers using the FPGA with Nios® II processor

    • Students and hobbyists who are new to FPGA


    Feature

    Technology

    • Low-cost, low-power FPGA fabric

    • 1.0 V and 1.2 V core voltage options

    • Available in commercial, industrial, and automotive temperature grades


    Packaging

    • Several package types and footprints:

    — FineLine BGA (FBGA)

    — Enhanced Thin Quad Flat Pack (EQFP)

    — Ultra FineLine BGA (UBGA)

    — Micro FineLine BGA (MBGA)

    • Multiple device densities with pin migration capability

    • RoHS6 compliance


    Core architecture

    • Logic elements (LEs)—four-input look-up table (LUT) and register

    • Abundant routing/metal interconnect between all LEs


    Internal memory blocks

    • M9K—9-kilobits (Kb) of embedded SRAM memory blocks, cascadable

    • Configurable as RAM (single-port, simple dual port, or true dual port), FIFO buffers, or ROM


    Embedded multiplier blocks

    • One 18 × 18 or two 9 × 9 multiplier modes, cascadable

    • Complete suite of DSP IPs for algorithmic acceleration


    Clock networks

    • Global clocks that drive throughout entire device, feeding all device quadrants

    • Up to 15 dedicated clock pins that can drive up to 20 global clocks


    Phase-locked loops (PLLs)

    • Up to four general purpose PLLs

    • Provides robust clock management and synthesis


    General-purpose I/Os (GPIOs)

    • Multiple I/O standards support

    • Programmable I/O features

    • True LVDS and emulated LVDS transmitters and receivers

    • On-chip termination (OCT)


    SEU mitigation

    SEU detection during configuration and operation


    Configuration

    • Active serial (AS), passive serial (PS), fast passive parallel (FPP)

    • JTAG configuration scheme

    • Configuration data decompression

    • Remote system upgrade


    Chip Altera Cyclone naming rules,Chinese chip Will replace it






    PDF


                                                             
    4351
    256-LFBGA
    5SGXEA7K2F40C2N
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 51200000 622000 1517-BBGA, FCBGA
    6738
    1517-BBGA, FCBGA
    10AT115U4F45E3SGE2
    Arria 10 GT Field Programmable Gate Array (FPGA) IC 624 68857856 1150000 1932-BBGA, FCBGA
    7516
    1932-BBGA, FCBGA
    5SGXEA4K2F40I2LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 37888000 420000 1517-BBGA, FCBGA
    3734
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CGTFD7C5U19C7N Cyclone® V GT Field Programmable Gate Array (FPGA) IC

    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-FBGA


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    8225
    484-FBGA
    5CGTFD9C5F23I7N
    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 224 14251008 301000 484-BGA
    8450
    484-BGA
    10AX115U2F45I2SGE2
    Arria 10 GX Field Programmable Gate Array (FPGA) IC 480 68857856 1150000 1932-BBGA, FCBGA
    3414
    1932-BBGA, FCBGA
    5SGXMA3K1F35C1G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 19456000 340000 1152-BBGA, FCBGA
    1241
    1152-BBGA, FCBGA
    A Comprehensive Guide to EP3C5F256C7N FPGA - Field Programmable Gate Array

    Cyclone® III Field Programmable Gate Array (FPGA) IC 182 423936 5136 256-LBGA


    Description

    Cyclone® III device family offers a unique combination of high functionality, low 

    power and low cost. Based on Taiwan Semiconductor Manufacturing Company 

    (TSMC) low-power (LP) process technology, silicon optimizations and software 

    features to minimize power consumption, Cyclone III device family provides the ideal 

    solution for your high-volume, low-power, and cost-sensitive applications. To address 

    the unique design needs, Cyclone III device family offers the following two variants:

    ■ Cyclone III—lowest power, high functionality with the lowest cost 

    ■ Cyclone III LS—lowest power FPGAs with security

    With densities ranging from about 5,000 to 200,000 logic elements (LEs) and 

    0.5 Megabits (Mb) to 8 Mb of memory for less than ¼ watt of static power 

    consumption, Cyclone III device family makes it easier for you to meet your power 

    budget. Cyclone III LS devices are the first to implement a suite of security features at 

    the silicon, software, and intellectual property (IP) level on a low-power and 

    high-functionality FPGA platform. This suite of security features protects the IP from 

    tampering, reverse engineering and cloning. In addition, Cyclone III LS devices 

    support design separation which enables you to introduce redundancy in a single 

    chip to reduce size, weight, and power of your application.


    Design Security Feature

    Cyclone III LS devices offer the following design security features:

    ■ Configuration security using advanced encryption standard (AES) with 256-bit volatile key

    ■ Routing architecture optimized for design separation flow with the Quartus® II software

    ■ Design separation flow achieves both physical and functional isolation between design partitions 

    ■ Ability to disable external JTAG port

    ■ Error Detection (ED) Cycle Indicator to core

    ■ Provides a pass or fail indicator at every ED cycle

    ■ Provides visibility over intentional or unintentional change of configuration random access memory (CRAM) bits

    ■ Ability to perform zeroization to clear contents of the FPGA logic, CRAM, embedded memory, and AES key

    ■ Internal oscillator enables system monitor and health check capabilities


    170
    256-LBGA
    5CGXFC7C7F23C8N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-BGA
    9010
    484-BGA
    10M08DAF256I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 178 387072 8000 256-LBGA
    9578
    256-LBGA
    5SGXEA5H3F35C4G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 46080000 490000 1152-BBGA, FCBGA
    2372
    1152-BBGA, FCBGA
    A Comprehensive Guide to 10M16DAF256C8G FPGA - Field Programmable Gate Array

    MAX® 10 Field Programmable Gate Array (FPGA) IC 178 562176 16000 256-LBGA


    Intel® MAX® 10 FPGA Device Datasheet

    This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for

    Intel MAX® 10 devices.


    Intel MAX 10 Device Grades and Speed Grades Supported

    Commercial

    • –C7

    • –C8 (slowest)

    Industrial

    • –I6 (fastest)

    • –I7

    Automotive

    • –A6

    • –A7


    How to choose FPGA for your project?



                                                                       
    6318
    256-LBGA
    5CEFA2U19A7N
    Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 2002944 25000 484-FBGA
    4429
    484-FBGA
    10M08SCU169A7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 130 387072 8000 169-LFBGA
    9051
    169-LFBGA
    5SGXMA3K2F40I2G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 19456000 340000 1517-BBGA, FCBGA
    5280
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CSEBA2U23C8N IC SOC CORTEX-A9 600MHZ 672UBGA

    Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 25K Logic Elements 600MHz 672-UBGA (23x23)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    4163
    672-FBGA
    5CGXBC7D7F31C8N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 480 7880704 149500 896-BGA
    1769
    896-BGA
    5SGXEB5R3F40C3N
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 41984000 490000 1517-FBGA (40x40)
    6700
    1517-FBGA (40x40)
    5SGXMA5N2F45C3G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 840 46080000 490000 1932-BBGA, FCBGA
    2115
    1932-BBGA, FCBGA
    A Comprehensive Guide to 5CSEBA2U19C8SN IC SOC CORTEX-A9 600MHZ 484UBGA

    Single ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 25K Logic Elements 600MHz 484-UBGA (19x19)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    1258
    484-FBGA
    5CGXFC4C6U19A7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 224 2862080 50000 484-FBGA
    9121
    484-FBGA
    10M16DCF256C7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 178 562176 16000 256-LBGA
    3740
    256-LBGA
    5SGSMD5H2F35C2G
    Stratix® V GS Field Programmable Gate Array (FPGA) IC 552 39936000 457000 1152-BBGA, FCBGA
    7899
    1152-BBGA, FCBGA
    A Comprehensive Guide to 5CSTFD6D5F31I7N IC SOC CORTEX-A9 800MHZ 896FBGA

    Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V ST FPGA - 110K Logic Elements 800MHz 896-FBGA (31x31)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    4129
    896-BGA
    5CGXBC7C7F23C8N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-BGA
    2177
    484-BGA
    10M40DCF484I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 360 1290240 40000 484-BGA
    2841
    484-BGA
    5SGXMA5N3F40I3LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 46080000 490000 1517-BBGA, FCBGA
    9477
    1517-BBGA, FCBGA
    5CGXFC4C6U19C7N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 224 2862080 50000 484-FBGA
    1363
    484-FBGA

    Please send RFQ , we will respond immediately.

    Product:

    *Contact Name

    * Telephone

    Business Email

    * Company Name

    * Country

    * Quantity