Intel Distributor -ICONE Electronic
ICONE uses cookies and similar technologies to collect information about you and your interactions and communications with our website and services (including session replays and chat session recordings), which information may be shared with third-party service providers. Please view our Privacy Statement and Cookie Statement for more information. By continuing to use our site, you agree to the terms of our Privacy Statement, the use of cookies, tags, pixels, beacons and other technologies, and our Site Terms and Conditions.
Trustpilot
FIRST SHOPPING ORDER

FIRST ORDER

FREE 10% DISCOUNT

EXCLUSIVE TO NEW CUSTOMERS
banner_page

Intel

Alarms, Buzzers, and Sirens

Results: 45423
Filters
    Stacked Scrolling
  • 45423 Results
  • Img
    Pdf
    Part Number
    Manufacturers
    Desc
    In Stock
    Packing
    Rfq
    5SGSMD4H3F35C2LG
    Stratix® V GS Field Programmable Gate Array (FPGA) IC 432 19456000 360000 1152-BBGA, FCBGA
    1810
    1152-BBGA, FCBGA
    A Comprehensive Guide to 5CEFA7U19I7N Cyclone® V E Field Programmable Gate Array (FPGA) IC

    Cyclone® V E Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-FBGA


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    6413
    484-FBGA
    EP4CGX50CF23I7
    Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 290 2562048 49888 484-BGA
    2810
    484-BGA
    10M04DCF256I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 178 193536 4000 256-LBGA
    5037
    256-LBGA
    5SGSMD4H3F35C2G
    Stratix® V GS Field Programmable Gate Array (FPGA) IC 432 19456000 360000 1152-BBGA, FCBGA
    2055
    1152-BBGA, FCBGA
    A Comprehensive Guide to 10M04SAU169I7G FPGA - Field Programmable Gate Array non-volatile FPGA

    MAX® 10 Field Programmable Gate Array (FPGA) IC 130 193536 4000 169-LFBGA


    Intel® MAX® 10 FPGA Device Overview

    Intel® MAX® 10 devices are single-chip, non-volatile low-cost programmable logic

    devices (PLDs) to integrate the optimal set of system components.

    The highlights of the Intel MAX 10 devices include:

    • Internally stored dual configuration flash

    • User flash memory

    • Instant on support

    • Integrated analog-to-digital converters (ADCs)

    • Single-chip Nios II soft core processor support

    Intel MAX 10 devices are the ideal solution for system management, I/O expansion,

    communication control planes, industrial, automotive, and consumer applications.


    Supporting Feature

    Secure on-die flash memory enables device configuration in less than 10 ms

    • Single device integrating PLD logic, RAM, flash memory, digital signal processing (DSP), ADC, phase-locked loop (PLL), and I/Os

    • Small packages available from 3 mm × 3 mm

    • Sleep mode—significant standby power reduction and resumption in less than 1 ms

    • Longer battery life—resumption from full power-off in less than 10 ms

    Built on TSMC's 55 nm embedded flash process technology

    • Intel Quartus® Prime Lite edition (no cost license)

    • Platform Designer (Standard) system integration tool

    • DSP Builder for Intel FPGAs

    • Nios® II Embedded Design Suite (EDS)


    How to choose FPGA for your project?



                                                                   
    3369
    169-LFBGA
    EP4CGX75DF27C7
    Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 310 4257792 73920 672-BGA
    4765
    672-BGA
    10M08SCE144I7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 101 387072 8000 144-LQFP Exposed Pad
    2353
    144-LQFP Exposed Pad
    5SGXEA5N2F40I3G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 46080000 490000 1517-BBGA, FCBGA
    3534
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CGTFD5C5F27I7N Cyclone® V GT Field Programmable Gate Array (FPGA) IC

    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 336 5001216 77000 672-BGA


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    2445
    672-BGA
    5SGSMD5K2F40C2N
    Stratix® V GS Field Programmable Gate Array (FPGA) IC 696 39936000 457000 1517-BBGA, FCBGA
    8449
    1517-BBGA, FCBGA
    10AX115N2F40I2SGE2
    Arria 10 GX Field Programmable Gate Array (FPGA) IC 600 68857856 1150000 1517-BBGA, FCBGA
    7789
    1517-BBGA, FCBGA
    5SGXEA5K1F40C2G
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 46080000 490000 1517-BBGA, FCBGA
    1291
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CGTFD7D5F31I7N Cyclone® V GT Field Programmable Gate Array (FPGA) IC

    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 480 7880704 149500 896-BGA


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    4410
    896-BGA
    5CEBA7F23C7N
    Cyclone® V E Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-BGA
    1398
    484-BGA
    10M04DAU324C8G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 246 193536 4000 324-LFBGA
    7404
    324-LFBGA
    5SGXEA7N2F40I3LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 51200000 622000 1517-BBGA, FCBGA
    9529
    1517-BBGA, FCBGA
    A Comprehensive Guide to EP3C5E144I7N FPGA - Field Programmable Gate Array

    Cyclone® III Field Programmable Gate Array (FPGA) IC 94 423936 5136 144-LQFP Exposed Pad


    Description

    Cyclone® III device family offers a unique combination of high functionality, low 

    power and low cost. Based on Taiwan Semiconductor Manufacturing Company 

    (TSMC) low-power (LP) process technology, silicon optimizations and software 

    features to minimize power consumption, Cyclone III device family provides the ideal 

    solution for your high-volume, low-power, and cost-sensitive applications. To address 

    the unique design needs, Cyclone III device family offers the following two variants:

    ■ Cyclone III—lowest power, high functionality with the lowest cost 

    ■ Cyclone III LS—lowest power FPGAs with security

    With densities ranging from about 5,000 to 200,000 logic elements (LEs) and 

    0.5 Megabits (Mb) to 8 Mb of memory for less than ¼ watt of static power 

    consumption, Cyclone III device family makes it easier for you to meet your power 

    budget. Cyclone III LS devices are the first to implement a suite of security features at 

    the silicon, software, and intellectual property (IP) level on a low-power and 

    high-functionality FPGA platform. This suite of security features protects the IP from 

    tampering, reverse engineering and cloning. In addition, Cyclone III LS devices 

    support design separation which enables you to introduce redundancy in a single 

    chip to reduce size, weight, and power of your application.


    Design Security Feature

    Cyclone III LS devices offer the following design security features:

    ■ Configuration security using advanced encryption standard (AES) with 256-bit volatile key

    ■ Routing architecture optimized for design separation flow with the Quartus® II software

    ■ Design separation flow achieves both physical and functional isolation between design partitions 

    ■ Ability to disable external JTAG port

    ■ Error Detection (ED) Cycle Indicator to core

    ■ Provides a pass or fail indicator at every ED cycle

    ■ Provides visibility over intentional or unintentional change of configuration random access memory (CRAM) bits

    ■ Ability to perform zeroization to clear contents of the FPGA logic, CRAM, embedded memory, and AES key

    ■ Internal oscillator enables system monitor and health check capabilities


    2937
    144-LQFP Exposed Pad
    5CGTFD5C5F23C7N
    Cyclone® V GT Field Programmable Gate Array (FPGA) IC 240 5001216 77000 484-BGA
    1504
    484-BGA
    10M08DCF256A7G
    MAX® 10 Field Programmable Gate Array (FPGA) IC 178 387072 8000 256-LBGA
    2904
    256-LBGA
    5SGXMA4K2F40I3LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 37888000 420000 1517-BBGA, FCBGA
    7304
    1517-BBGA, FCBGA
    A Comprehensive Guide to 10M16DCF256I7G IC FPGA 178 I/O 256FBGA

    MAX® 10 Field Programmable Gate Array (FPGA) IC 130 562176 16000 169-LFBGA


    Intel® MAX® 10 FPGA Device Datasheet

    This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for

    Intel MAX® 10 devices.


    Intel MAX 10 Device Grades and Speed Grades Supported

    Commercial

    • –C7

    • –C8 (slowest)

    Industrial

    • –I6 (fastest)

    • –I7

    • –I8

    Automotive

    • –A6

    • –A7


    How to choose FPGA for your project?



                                                                     



    5935
    256-LBGA
    5CEFA2U19C7N
    Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 2002944 25000 484-FBGA
    6136
    484-FBGA
    5SGSMD8N2F45C2L
    Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 51200000 695000 1932-BBGA, FCBGA
    7233
    1932-BBGA, FCBGA
    5SGXEA5N2F40I2LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 46080000 490000 1517-BBGA, FCBGA
    9767
    1517-BBGA, FCBGA
    A Comprehensive Guide to 5CSEBA6U19I7NTS IC SOC CORTEX-A9 925MHZ 484UBGA

    Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 110K Logic Elements 925MHz 484-UBGA (19x19)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    9667
    484-FBGA
    5CGXFC3B6F23C6N
    Cyclone® V GX Field Programmable Gate Array (FPGA) IC 208 1381376 31500 484-BGA
    2029
    484-BGA
    5SGXEB6R2F40I3N
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 53248000 597000 1517-FBGA (40x40)
    9028
    1517-FBGA (40x40)
    5SGXEA5N3F45C2LG
    Stratix® V GX Field Programmable Gate Array (FPGA) IC 840 46080000 490000 1932-BBGA, FCBGA
    1664
    1932-BBGA, FCBGA
    A Comprehensive Guide to 5CSEBA5U23I7N IC SOC CORTEX-A9 800MHZ 672UBGA

    Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 85K Logic Elements 800MHz 672-UBGA (23x23)


    Summary of Features for Cyclone V Devices

    Technology

    • TSMC's 28-nm low-power (28LP) process technology

    • 1.1 V core voltage


    Packaging

    • Wirebond low-halogen packages

    • Multiple device densities with compatible package footprints for seamless migration between

    different device densities

    • RoHS-compliant and leaded(1)options


    High-performance FPGA fabric

    Enhanced 8-input ALM with four registers


    Internal memory blocks

    • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)

    • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%

    of the ALMs as MLAB memory


    Embedded Hard IP blocks

    Variable-precision DSP

    • Native support for up to three signal processing precision levels

    (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same

    variable-precision DSP block

    • 64-bit accumulator and cascade

    • Embedded internal coefficient memory

    • Preadder/subtractor for improved efficiency


    Memory controller

    DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support


    Embedded transceiver I/O

    PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with

    multifunction support, endpoint, and root port


    Clock networks

    • Up to 550 MHz global clock network

    • Global, quadrant, and peripheral clock networks

    • Clock networks that are not used can be powered down to reduce dynamic power


    Phase-locked loops (PLLs)

    • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)

    • Integer mode and fractional mode


    FPGA General-purpose I/Os (GPIOs)

    • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter

    • 400 MHz/800 Mbps external memory interface

    • On-chip termination (OCT)

    • 3.3 V support with up to 16 mA drive strength


    Low-power high-speed serial interface

    • 614 Mbps to 6.144 Gbps integrated transceiver speed

    • Transmit pre-emphasis and receiver equalization

    • Dynamic partial reconfiguration of individual channels


    HPS(Cyclone V SE, SX,and ST devices only)

    • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with

    support for symmetric and asymmetric multiprocessing

    • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0

    On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND

    flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area

    network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO

    interfaces

    • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA)

    controller, FPGA configuration manager, and clock and reset managers

    • On-chip RAM and boot ROM

    • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA

    bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa

    • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport

    front end (MPFE) of the HPS SDRAM controller

    • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage


    Configuration

    • Tamper protection—comprehensive design protection to protect your valuable IP investments

    • Enhanced advanced encryption standard (AES) design security features

    • CvP

    • Dynamic reconfiguration of the FPGA

    • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and

    x16 configuration options

    • Internal scrubbing (2)

    • Partial reconfiguration (3)


    5309
    672-FBGA

    Please send RFQ , we will respond immediately.

    Product:

    *Contact Name

    * Telephone

    Business Email

    * Company Name

    * Country

    * Quantity