FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
IGLOO Field Programmable Gate Array (FPGA) IC 235 110592 13824 484-BGA
|
2869
|
484-BGA
|
|
||||||||||||||||||||||||||
Zener Diode 68 V 3 W ±20% Through Hole DO-204AL (DO-41)
|
1442
|
DO-204AL, DO-41, Axial
|
|
||||||||||||||||||||||||||
ACT™ 1 Field Programmable Gate Array (FPGA) IC 69 100-BQFP
|
2375
|
100-BQFP
|
|
||||||||||||||||||||||||||
Zener Diode 75 V 3 W ±20% Through Hole DO-204AL (DO-41)
|
6573
|
DO-204AL, DO-41, Axial
|
|
||||||||||||||||||||||||||
ACT™ 2 Field Programmable Gate Array (FPGA) IC 83 100-BQFP
|
2006
|
100-BQFP
|
|
||||||||||||||||||||||||||
Zener Diode 82 V 3 W ±20% Through Hole DO-204AL (DO-41)
|
1420
|
DO-204AL, DO-41, Axial
|
|
||||||||||||||||||||||||||
ACT™ 2 Field Programmable Gate Array (FPGA) IC 83 100-BQFP
|
9324
|
100-BQFP
|
|
||||||||||||||||||||||||||
Zener Diode 91 V 3 W ±20% Through Hole DO-204AL (DO-41)
|
2257
|
DO-204AL, DO-41, Axial
|
|
||||||||||||||||||||||||||
Axcelerator Field Programmable Gate Array (FPGA) IC 168 18432 324-BGA
|
4649
|
324-BGA
|
|
||||||||||||||||||||||||||
Diode Array 8 Independent 75 V Through Hole 16-DIP (0.300", 7.62mm)
|
3514
|
16-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M3 System On Chip (SOC) IC SmartFusion® ProASIC®3 FPGA, 60K Gates, 1536D-Flip-Flops 100MHz 256-FPBGA (17x17)
|
1303
|
256-LBGA
|
|
||||||||||||||||||||||||||
Zener Diode 6.2 V 500 mW ±5% Through Hole DO-35 (DO-204AH)
|
9770
|
DO-204AH, DO-35, Axial
|
|
||||||||||||||||||||||||||
Fusion® Field Programmable Gate Array (FPGA) IC 75 27648 256-LBGA
|
9363
|
256-LBGA
|
|
||||||||||||||||||||||||||
IGLOO2 Field Programmable Gate Array (FPGA) IC 377 1869824 56340 896-BGA
|
3704
|
896-BGA
|
|
||||||||||||||||||||||||||
Axcelerator Field Programmable Gate Array (FPGA) IC 138 18432 256-LBGA
|
8976
|
256-LBGA
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M3 System On Chip (SOC) IC SmartFusion®2 FPGA - 25K Logic Modules 166MHz 400-VFBGA (17x17)
|
8531
|
400-LFBGA
|
|
||||||||||||||||||||||||||
SX Field Programmable Gate Array (FPGA) IC 81 100-TQFP
|
5421
|
100-TQFP
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M3 System On Chip (SOC) IC SmartFusion®2 FPGA - 100K Logic Modules 166MHz 1152-FCBGA (35x35)
|
5796
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
ACT™ 3 Field Programmable Gate Array (FPGA) IC 83 100-TQFP
|
1022
|
100-TQFP
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M3 System On Chip (SOC) IC SmartFusion®2 FPGA - 100K Logic Modules 166MHz 1152-FCBGA (35x35)
|
7325
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
ACT™ 1 Field Programmable Gate Array (FPGA) IC 69 80-TQFP
|
8388
|
80-TQFP
|
|
||||||||||||||||||||||||||
Fusion® Field Programmable Gate Array (FPGA) IC 95 110592 208-BFQFP
|
1922
|
208-BFQFP
|
|
||||||||||||||||||||||||||
ACT™ 1 Field Programmable Gate Array (FPGA) IC 69 80-TQFP
|
4463
|
80-TQFP
|
|
||||||||||||||||||||||||||
ACT™ 2 Field Programmable Gate Array (FPGA) IC 140 172-CQFP with Tie Bar
|
2060
|
172-CQFP with Tie Bar
|
|
||||||||||||||||||||||||||
ACT™ 3 Field Programmable Gate Array (FPGA) IC 80 100-TQFP
|
4196
|
100-TQFP
|
|
||||||||||||||||||||||||||
IGLOO Field Programmable Gate Array (FPGA) IC 77 768 100-TQFP General Description The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 μW while retaining SRAM and register data. Flash*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12 μW) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, single-chip solution that is Instant On. IGLOO is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex-M1 is available for free from Microsemi for use in M1 IGLOO FPGAs. The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption. Features and Benefits
1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation 5 μW Power Consumption in Flash*Freeze Mode Low Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power Consumption while MaintainingFPGA Content Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
15K to 1 Million System Gates Up to 144 Kbits of True Dual-Port SRAM Up to 300 User 1/Os
130-nm, 7-Layer Metal, Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design When Powered Off 250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance
ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM®-enabled IGLOO®devices) via JTAG (IEEE 1532-compliant) FlashLock®Designed to Secure FPGA Contents
Segmented, Hierarchical Routing and Clock Structure
700 Mbps DDR,LVDS-Capable I/Os (AGL250 and above) 1.2 V, 1.5 V, 1.8 V, 2.5V, and 3.3 V Mixed-Voltage Operation Bank-Selectable I/O Voltages--up to 4 Banks per Chip Single-Ended I/O Standards:LVTTL,LVCMOS 3.3V/2.5 V/ 1.8 V /1.5 V/ 1.2 .V, 3.3 V PCI/ 3.3 V PCI-X, and LVCMOS 2.5 V/5.0V Input DifferentialI/O Standards:LVPECL,LVDS,B-LVDS,and M-LVDS (AGL250 and above) Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V Wide Range Power Supply Voltage Support per JESD8-12, Allowing I/Os to Operate from 1.14 V to 1.575V I/O Registers on Input, Output, and Enable Paths Hot-Swappable and Cold-Sparing,I/Os+ Programmable Output Slew Rateand Drive Strength Weak Pull-Up/-Down IEEE 1149.1 (JTAG) Boundary Scan Test Pin-Compatible Packages across the IGLOO Family
Six CCC Blocks, One with an Integrated PLL Configurable Phase Shift, Multiply/Divide,Delay Capabilities, and External Feedback Wide Input Frequency Range (1.5 MHz up to 250 MHz)
1 kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio4,608-Bit RAM Blocks (x1,x2,x4, x9, and x18 organizations) True Dual-Port SRAM (except x18)
M1 IGLOO Devices--Cortex®-M1 Soft Processor Available with or without Debug How to choose FPGA for your project?
|
5582
|
100-TQFP
|
|
||||||||||||||||||||||||||
ACT™ 1 Field Programmable Gate Array (FPGA) IC 57 80-TQFP
|
4271
|
80-TQFP
|
|
||||||||||||||||||||||||||
IGLOO Field Programmable Gate Array (FPGA) IC 68 36864 6144 100-TQFP
|
1065
|
100-TQFP
|
|
||||||||||||||||||||||||||
SX-A Field Programmable Gate Array (FPGA) IC 180 256-LBGA
|
7543
|
256-LBGA
|
|
||||||||||||||||||||||||||
SX-A Field Programmable Gate Array (FPGA) IC 180 256-LBGA
|
6470
|
256-LBGA
|
|
||||||||||||||||||||||||||