FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
RF Mosfet 28 V 1.4 A 1.99GHz 20dB 63W NI-780H-2L
|
7907
|
SOT-957A
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M4 Kinetis K60 Microcontroller IC 32-Bit Single-Core 120MHz 512KB (512K x 8) FLASH 144-MAPBGA (13x13)
|
5110
|
144-LBGA
|
|
||||||||||||||||||||||||||
SC111294MDWER
|
8728
|
|
|||||||||||||||||||||||||||
e200z2, e200z4, e200z4 MPC57xx Microcontroller IC 32-Bit Tri-Core 80MHz, 160MHz, 160MHz 6MB (6M x 8) FLASH 176-LQFP (24x24)
|
1640
|
176-LQFP
|
|
||||||||||||||||||||||||||
Flip Flop 2 Element JK Type 1 Bit Positive Edge 16-SSOP (0.209", 5.30mm Width)
|
46
|
16-SSOP (0.209", 5.30mm Width)
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M4 Kinetis K40 Microcontroller IC 32-Bit Single-Core 72MHz 256KB (256K x 8) FLASH 100-LQFP (14x14)
|
1483
|
100-LQFP
|
|
||||||||||||||||||||||||||
HCS12X HCS12X Microcontroller IC 16-Bit 80MHz 64KB (64K x 8) FLASH 80-QFP (14x14) Introduction The MC9S12XD family will retain the low cost, power consumption, EMC and code-size efficiency advantages currently enjoyed by users of Freescale's existing 16-Bit MC9S12 MCU Family. Based around an enhanced S12 core, the MC9S12XD family will deliver 2 to 5 times the performance of a 25-MHz S12 whilst retaining a high degree of pin and code compatibility with the S12. The MC9S12XD family introduces the performance boosting XGATE module. Using enhanced DMA functionality, this parallel processing module offloads the CPU by providing high-speed data processing and transfer between peripheral modules, RAM, Flash EEPROM and I/O ports. Providing up to 80 MIPS of performance additional to the CPU, the XGATE can access all peripherals, Flash EEPROM and the RAM block. The MC9S12XD family is composed of standard on-chip peripherals including up to 512 Kbytes of Flash EEPROM, 32 Kbytes of RAM, 4 Kbytes of EEPROM, six asynchronous serial communications interfaces (SCI), three serial peripheral interfaces (SPI), an 8-channel IC/OC enhanced capture timer, an 8-channel, 10-bit analog-to-digital converter, a 16-channel, 10-bit analog-to-digital converter, an 8-channel pulse-width modulator (PWM), five CAN 2.0 A, B software compatible modules (MSCAN12), two inter-IC bus blocks, and a periodic interrupt timer. The MC9S12XD family has full 16-bit data paths throughout. The non-multiplexed expanded bus interface available on the 144-pin versions allows an easy interface to external memories The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. System power consumption can be further improved with the new “fast exit from stop mode” feature. In addition to the I/O ports available in each module, up to 25 further I/O ports are available with interrupt capability allowing wake-up from stop or wait mode. Family members in 144-pin LQFP will be available with external bus interface and parts in 112-pin LQFP or 80-pin QFP package without external bus interface. See Appendix E Derivative Differencesfor package options. MC9S12XD/B/A Family Features • HCS12X Core — 16-bit HCS12X CPU – Upward compatible with MC9S12 instruction set – Interrupt stacking and programmer’s model identical to MC9S12 – Instruction queue – Enhanced indexed addressing – Enhanced instruction set — EBI (external bus interface) — MMC (module mapping control) — INT (interrupt controller) — DBG (debug module to monitor HCS12X CPU and XGATE bus activity) — BDM (background debug mode) • XGATE (peripheral coprocessor) — Parallel processing module off loads the CPU by providing high-speed data processing and transfer — Data transfer between Flash EEPROM, RAM, peripheral modules, and I/O ports • PIT (periodic interrupt timer) — Four timers with independent time-out periods — Time-out periods selectable between 1 and 224 bus clock cycles • CRG (clock and reset generator) — Low noise/low power Pierce oscillator — PLL — COP watchdog — Real time interrupt — Clock monitor — Fast wake-up from stop mode • Port H & Port J with interrupt functionality — Digital filtering — Programmable rising or falling edge trigger • Memory — 512, 256 and 128-Kbyte Flash EEPROM — 4 and 2-Kbyte EEPROM — 32, 16 and 12-Kbyte RAM • One 16-channel and one 8-channel ADC (analog-to-digital converter)— 10-bit resolution — External and internal conversion trigger capabilityFiveFourTwo 1M bit per second, CAN 2.0 A, B software compatible modules — Five receive and three transmit buffers — Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit, or 8 x 8 bit — Four separate interrupt channels for Rx, Tx, error, and wake-up — Low-pass filter wake-up function — Loop-back for self-test operation • ECT (enhanced capture timer) — 16-bit main counter with 7-bit prescaler — 8 programmable input capture or output compare channels — Four 8-bit or two 16-bit pulse accumulators • 8 PWM (pulse-width modulator) channels — Programmable period and duty cycle — 8-bit 8-channel or 16-bit 4-channel — Separate control for each pulse width and duty cycle — Center-aligned or left-aligned outputs — Programmable clock select logic with a wide range of frequencies — Fast emergency shutdown input • Serial interfaces — SixFourTwo asynchronous serial communication interfaces (SCI) with additional LIN support and selectable IrDA 1.4 return-to-zero-inverted (RZI) format with programmable pulse width — ThreeTwo Synchronous Serial Peripheral Interfaces (SPI) • TwoOne IIC (Inter-IC bus) Modules — Compatible with IIC bus standard — Multi-master operation — Software programmable for one of 256 different serial clock frequencies • On-Chip Voltage Regulator — Two parallel, linear voltage regulators with bandgap reference — Low-voltage detect (LVD) with low-voltage interrupt (LVI) — Power-on reset (POR) circuit — 3.3-V–5.5-V operation — Low-voltage reset (LVR) — Ultra low-power wake-up timer • 144-pin LQFP, 112-pin LQFP, and 80-pin QFP packages — I/O lines with 5-V input and drive capability — Input threshold on external bus interface inputs switchable for 3.3-V or 5-V operation — 5-V A/D converter inputs — Operation at 80 MHz equivalent to 40-MHz bus speed • Development support — Single-wire background debug™ mode (BDM) — Four on-chip hardware breakpoints |
2513
|
S912ZVH128F2CLQ
|
|
||||||||||||||||||||||||||
General Purpose Amplifier 2 Circuit Rail-to-Rail 8-DIP
|
6503
|
8-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
4 Circuit IC Switch 1:1 135Ohm 16-DIP
|
2298
|
16-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
RF Mosfet 28 V 500 mA 920MHz 19.3dB 72W NI-780H-2L
|
8276
|
SOT-957A
|
|
||||||||||||||||||||||||||
IC DRVR INJECTOR/IGN 100LQFP
|
5991
|
100-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
SC5774JK1MMY3A
|
2692
|
|
|||||||||||||||||||||||||||
e200z2, e200z4, e200z4 MPC57xx Microcontroller IC 32-Bit Tri-Core 80MHz, 160MHz, 160MHz 6MB (6M x 8) FLASH 176-LQFP (24x24)
|
1969
|
176-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
TRIAC
|
5076
|
|
|||||||||||||||||||||||||||
* Microcontroller IC
|
5330
|
|
|||||||||||||||||||||||||||
HCS12X HCS12X Microcontroller IC 16-Bit 80MHz 256KB (256K x 8) FLASH 80-QFP (14x14) Introduction The MC9S12XD family will retain the low cost, power consumption, EMC and code-size efficiency advantages currently enjoyed by users of Freescale's existing 16-Bit MC9S12 MCU Family. Based around an enhanced S12 core, the MC9S12XD family will deliver 2 to 5 times the performance of a 25-MHz S12 whilst retaining a high degree of pin and code compatibility with the S12. The MC9S12XD family introduces the performance boosting XGATE module. Using enhanced DMA functionality, this parallel processing module offloads the CPU by providing high-speed data processing and transfer between peripheral modules, RAM, Flash EEPROM and I/O ports. Providing up to 80 MIPS of performance additional to the CPU, the XGATE can access all peripherals, Flash EEPROM and the RAM block. The MC9S12XD family is composed of standard on-chip peripherals including up to 512 Kbytes of Flash EEPROM, 32 Kbytes of RAM, 4 Kbytes of EEPROM, six asynchronous serial communications interfaces (SCI), three serial peripheral interfaces (SPI), an 8-channel IC/OC enhanced capture timer, an 8-channel, 10-bit analog-to-digital converter, a 16-channel, 10-bit analog-to-digital converter, an 8-channel pulse-width modulator (PWM), five CAN 2.0 A, B software compatible modules (MSCAN12), two inter-IC bus blocks, and a periodic interrupt timer. The MC9S12XD family has full 16-bit data paths throughout. The non-multiplexed expanded bus interface available on the 144-pin versions allows an easy interface to external memories The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. System power consumption can be further improved with the new “fast exit from stop mode” feature. In addition to the I/O ports available in each module, up to 25 further I/O ports are available with interrupt capability allowing wake-up from stop or wait mode. Family members in 144-pin LQFP will be available with external bus interface and parts in 112-pin LQFP or 80-pin QFP package without external bus interface. See Appendix E Derivative Differencesfor package options. MC9S12XD/B/A Family Features • HCS12X Core — 16-bit HCS12X CPU – Upward compatible with MC9S12 instruction set – Interrupt stacking and programmer’s model identical to MC9S12 – Instruction queue – Enhanced indexed addressing – Enhanced instruction set — EBI (external bus interface) — MMC (module mapping control) — INT (interrupt controller) — DBG (debug module to monitor HCS12X CPU and XGATE bus activity) — BDM (background debug mode) • XGATE (peripheral coprocessor) — Parallel processing module off loads the CPU by providing high-speed data processing and transfer — Data transfer between Flash EEPROM, RAM, peripheral modules, and I/O ports • PIT (periodic interrupt timer) — Four timers with independent time-out periods — Time-out periods selectable between 1 and 224 bus clock cycles • CRG (clock and reset generator) — Low noise/low power Pierce oscillator — PLL — COP watchdog — Real time interrupt — Clock monitor — Fast wake-up from stop mode • Port H & Port J with interrupt functionality — Digital filtering — Programmable rising or falling edge trigger • Memory — 512, 256 and 128-Kbyte Flash EEPROM — 4 and 2-Kbyte EEPROM — 32, 16 and 12-Kbyte RAM • One 16-channel and one 8-channel ADC (analog-to-digital converter) — 10-bit resolution — External and internal conversion trigger capabilityFiveFourTwo 1M bit per second, CAN 2.0 A, B software compatible modules — Five receive and three transmit buffers — Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit, or 8 x 8 bit — Four separate interrupt channels for Rx, Tx, error, and wake-up — Low-pass filter wake-up function — Loop-back for self-test operation • ECT (enhanced capture timer) — 16-bit main counter with 7-bit prescaler — 8 programmable input capture or output compare channels — Four 8-bit or two 16-bit pulse accumulators • 8 PWM (pulse-width modulator) channels — Programmable period and duty cycle — 8-bit 8-channel or 16-bit 4-channel — Separate control for each pulse width and duty cycle — Center-aligned or left-aligned outputs — Programmable clock select logic with a wide range of frequencies — Fast emergency shutdown input • Serial interfaces — SixFourTwo asynchronous serial communication interfaces (SCI) with additional LIN support and selectable IrDA 1.4 return-to-zero-inverted (RZI) format with programmable pulse width — ThreeTwo Synchronous Serial Peripheral Interfaces (SPI) • TwoOne IIC (Inter-IC bus) Modules — Compatible with IIC bus standard — Multi-master operation — Software programmable for one of 256 different serial clock frequencies • On-Chip Voltage Regulator — Two parallel, linear voltage regulators with bandgap reference — Low-voltage detect (LVD) with low-voltage interrupt (LVI) — Power-on reset (POR) circuit — 3.3-V–5.5-V operation — Low-voltage reset (LVR) — Ultra low-power wake-up timer • 144-pin LQFP, 112-pin LQFP, and 80-pin QFP packages — I/O lines with 5-V input and drive capability — Input threshold on external bus interface inputs switchable for 3.3-V or 5-V operation — 5-V A/D converter inputs — Operation at 80 MHz equivalent to 40-MHz bus speed • Development support — Single-wire background debug™ mode (BDM) — Four on-chip hardware breakpoints NXP Electronics components unboxing,humidity card changed color chip can used? |
5428
|
80-QFP
|
|
||||||||||||||||||||||||||
10 Bit Analog to tal Converter 1 Input 1 Sigma-Delta 28-SSOP
|
2396
|
28-SSOP (0.209", 5.30mm Width)
|
|
||||||||||||||||||||||||||
D-Type Transparent Latch 1 Channel 1:8 IC Tri-State 20-SO
|
7837
|
20-SOIC (0.295", 7.50mm Width)
|
|
||||||||||||||||||||||||||
ENCRYPTION PACSUN R2.1 783FCBGA
|
7607
|
783-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
PowerPC e500 Microprocessor IC MPC85xx 1 Core, 32-Bit 1.0GHz 783-FCPBGA (29x29)
|
8681
|
783-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
* Microcontroller IC
|
6683
|
|
|||||||||||||||||||||||||||
QorlQ LS1/T1 Communications Processors PMIC 56-QFN-EP (8x8)
|
6669
|
56-VFQFN Exposed Pad
|
|
||||||||||||||||||||||||||
8051 87C Microcontroller IC 8-Bit 33MHz 32KB (32K x 8) OTP 44-LQFP (10x10)
|
3653
|
44-LQFP
|
|
||||||||||||||||||||||||||
Diode 20 V 1.5A Surface Mount DFN1608D-2
|
386
|
2-XDFN
|
|
||||||||||||||||||||||||||
S12Z S12 MagniV Microcontroller IC 16-Bit 32MHz 8KB (8K x 8) FLASH 48-LQFP (7x7) Introduction The MC9S12ZVL-Family is an automotive 16-bit microcontroller family using the180nm NVM+UHV technology that offers the capability to integrate 40V analog components. This family reuses many features from the existing S12 portfolio. The particular differentiating features of this family are the enhanced S12Z core and the integration of “high-voltage”analog modules, including the voltage regulator (VREG) and a Local Interconnect Network (LIN) physical layer. The MC9S12ZVL-Family includes error correction code (ECC) on RAM, FLASH and EEPROM for diagnostic or data storage, a fast analog-to-digital converter (ADC) and a frequency modulated phase locked loop (IPLL) that improves the EMC performance. The MC9S12ZVL-Family delivers an optimized solution with the integration of several key system components into a single device, optimizing system architecture and achieving significant space savings. TheMC9S12ZVL-Family delivers all the advantages and efficiencies of a 16-bit MCU while retaining the low cost, power consumption, EMC, and code-size efficieney advantages currently enjoyed by users of existing S12 families. The MC9S12ZVL-Family is available in 48-pin, 32-pin LQFP and 32-pin QFN-EP. In addition to the I/O ports available in each module, further I/O ports are available with interrupt capability allowing wake-up from stop or wait modes. The MC9S12ZVL-Family is a general-purpose family of devices suitable for a wide range of applications. The MC9S12ZVL-Family is targeted at generic automotive applications requiring LIN connectivity. Typical examples of these applications include switch panels and body endpoints for sensors. Chip-Level Features On-chip modules available within the family include the following features: ·S12Z CPU core ·128, 96, 64, 32, 16 or 8 KB on-chip flash with ECC ·2048,1024,128 byte EEPROM with ECC ·8192,4096, 1024 or 512 byte on-chip SRAM with ECC ·Phase locked loop (IPLL) frequency multiplier with internal filter ·1 MHz internal RC oscillator with +/-1.3% accuracy over rated temperature range ·4-20MHz amplitude controlled pierce oscillator ·Internal COP (watchdog) module ·analog-to-digital converter (ADC) with 10-bit or 12-bit resolution and up to 10 channels available on external pins and Vbg (bandgap) result reference ·PGA module with two input channels ·One 8-bit 5V digital-to-analog converter (DAC) ·One analog comparators (ACMP) with rail-to-rail inputs ·MSCAN(1Mbit/s, CAN2.0 A, B software compatible) module ·One serial peripheral interface (SPI) module ·One serial communication interface (SCI) module with interface to internal LIN physical layer transceiver (with RX connected to a timer channel for frequency calibration purposes, if desired) ·Up to one additional SCI (not connected to LIN physical layer) ·One on-chip LIN physical layer transceiver fully compliant with the LIN 2.2 standard ·6-channel timer module (TIM0) with input capture/output compare ·2-channel timer module (TIM1) with input capture/output compare ·Inter-IC (IIC) module ·8-channel Pulse Width Modulation module (PWM) ·On-chip voltage regulator (VREG) for regulation of input supply and all internal voltages ·Autonomous periodic interrupt (API), supports cyclic wakeup from Stop mode ·Pins to support 25mA drive strength to VSSX ·Pin to support 20mA drive strength from VDDX (EVDD) ·High Voltage Input (HVI) ·Supply voltage sense with low battery warning ·On-chip temperature sensor, temperature value can be measured with ADC or can generate a high temperature warning · Up to 23 pins can be used as keyboard wake-up interrupt (KWI) |
2691
|
48-LQFP
|
|
||||||||||||||||||||||||||
CCD (Charged Coupled Device) 12 b 30M Serial 48-LQFP (7x7)
|
7448
|
48-LQFP
|
|
||||||||||||||||||||||||||
Shift Register File 1 Element 4 Bit 16-SO
|
3083
|
16-SOIC (0.154", 3.90mm Width)
|
|
||||||||||||||||||||||||||
56800 56F8xxx Microcontroller IC 16-Bit 32MHz 16KB (8K x 16) FLASH 28-SOIC
|
9272
|
28-SOIC (0.295", 7.50mm Width)
|
|
||||||||||||||||||||||||||
PowerPC e500 Microprocessor IC MPC85xx 1 Core, 32-Bit 1.333GHz 783-FCPBGA (29x29)
|
7724
|
783-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
1/1 Transceiver LINbus 8-SOIC
|
7799
|
8-SOIC (0.154", 3.90mm Width)
|
|
||||||||||||||||||||||||||