FIRST ORDER
FREE 10% DISCOUNT

|
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
Cyclone® IV E Field Programmable Gate Array (FPGA) IC 91 423936 10320 144-LQFP Exposed Pad Operating Conditions When Cyclone IV devices are implemented in a system, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Cyclone IV devices, you must consider the operating requirements described in this chapter. Cyclone IV devices are offered in commercial, industrial, extended industrial and, automotive grades. Cyclone IV E devices offer –6 (fastest), –7, –8, –8L, and –9L speed grades for commercial devices, –8L speed grades for industrial devices, and –7 speed grade for extended industrial and automotive devices. Cyclone IV GX devices offer –6 (fastest), –7, and –8 speed grades for commercial devices and –7 speed grade for industrial devices. Cyclone IV E devices are offered in core voltages of 1.0 and 1.2 V. Cyclone IV E devices with a core voltage of 1.0 V have an ‘L’ prefix attached to the speed grade. In this chapter, a prefix associated with the operating temperature range is attached to the speed grades; commercial with a “C” prefix, industrial with an “I” prefix, and automotive with an “A” prefix. Therefore, commercial devices are indicated as C6, C7, C8, C8L, or C9L per respective speed grade. Industrial devices are indicated as I7, I8, or I8L. Automotive devices are indicated as A7. Cyclone IV E industrial devices I7 are offered with extended operating temperature range. Chip Altera Cyclone naming rules,Chinese chip Will replace it |
8683
|
144-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
|
IC CPLD 980MC 6.2NS 324FBGA
|
2802
|
324-LBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 46080000 583000 1932-BBGA, FCBGA
|
9719
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 46080000 490000 1152-BBGA, FCBGA
|
3548
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 290 1105920 29440 484-BGA Introduction The CycloneTM field programmable gate array family is based ona 1.5-V, 0.13-um, alayer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase- locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 311 megabits per second (Mbps) and 66-MHz, 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. Features ■Up to 294,912 RAM bits (36,864 bytes) ■Supports configuration through low-cost serial configuration device ■Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards ■Support for 66-MHz, 32-bit PCI standard ■Low speed (311 Mbps) LVDS 1/O support ■Up to two PLLs per device provide clock multiplication and phase shifting ■Up to eight global clock lines with six clock resources available per logic array block (LAB) row ■Support for external memory, induding DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM ■Support for multiple intellectual property (IP) cores, including Altera" MegaCore functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions Chip Altera Cyclone naming rules,Chinese chip Will replace it |
5214
|
484-BGA
|
|
||||||||||||||||||||||||||
|
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 72 774144 21280 169-LBGA
|
5727
|
169-LBGA
|
|
||||||||||||||||||||||||||
|
MAX® 10 Field Programmable Gate Array (FPGA) IC 250 387072 8000 484-BGA
|
9038
|
484-BGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 51200000 622000 1152-BBGA, FCBGA
|
2826
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 393 6635520 149760 672-BGA Introduction The CycloneTM field programmable gate array family is based ona 1.5-V, 0.13-um, alayer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase- locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 311 megabits per second (Mbps) and 66-MHz, 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. Features ■Up to 294,912 RAM bits (36,864 bytes) ■Supports configuration through low-cost serial configuration device ■Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards ■Support for 66-MHz, 32-bit PCI standard ■Low speed (311 Mbps) LVDS 1/O support ■Up to two PLLs per device provide clock multiplication and phase shifting ■Up to eight global clock lines with six clock resources available per logic array block (LAB) row ■Support for external memory, induding DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM ■Support for multiple intellectual property (IP) cores, including Altera" MegaCore functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions Chip Altera Cyclone naming rules,Chinese chip Will replace it |
6271
|
672-BGA
|
|
||||||||||||||||||||||||||
|
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 72 1105920 29440 169-LBGA
|
1816
|
169-LBGA
|
|
||||||||||||||||||||||||||
|
Arria 10 GX Field Programmable Gate Array (FPGA) IC 396 49610752 660000 1152-BBGA, FCBGA
|
7276
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 51200000 622000 1152-BBGA, FCBGA
|
4611
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Cyclone® V E Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-BGA Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
4492
|
484-BGA
|
|
||||||||||||||||||||||||||
|
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 290 1105920 29440 484-BGA
|
8002
|
484-BGA
|
|
||||||||||||||||||||||||||
|
Arria 10 GX Field Programmable Gate Array (FPGA) IC 624 68857856 1150000 1932-BBGA, FCBGA
|
9572
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 51200000 622000 1152-BBGA, FCBGA
|
7482
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
MAX® 10 Field Programmable Gate Array (FPGA) IC 101 110592 2000 144-LQFP Exposed Pad Intel® MAX® 10 FPGA Device Datasheet This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Intel MAX® 10 devices. Intel MAX 10 Device Grades and Speed Grades Supported Device Grade Speed Grade Supported Commercial • –C7 • –C8 (slowest) Industrial • –I6 (fastest) • –I7 Automotive • –A6 • –A7 Note: The –I6 and –A6 speed grades of the Intel MAX 10 FPGA devices are not available by default in the Intel Quartus® Prime software. Contact your local Intel sales representatives for support. How to choose FPGA for your project?
|
9391
|
144-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
|
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 310 2562048 49888 672-BGA
|
2792
|
672-BGA
|
|
||||||||||||||||||||||||||
|
MAX® 10 Field Programmable Gate Array (FPGA) IC 178 387072 8000 256-LBGA
|
6971
|
256-LBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 37888000 420000 1152-BBGA, FCBGA
|
6317
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Cyclone® V GT Field Programmable Gate Array (FPGA) IC 240 5001216 77000 484-BGA Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
5823
|
484-BGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 53248000 840000 1760-BBGA, FCBGA
|
5735
|
1760-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Arria 10 GT Field Programmable Gate Array (FPGA) IC 624 68857856 1150000 1932-BBGA, FCBGA
|
7167
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 19456000 340000 1152-BBGA, FCBGA
|
6654
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
MAX® 10 Field Programmable Gate Array (FPGA) IC 246 387072 8000 324-LFBGA Intel® MAX® 10 FPGA Device Overview Intel® MAX® 10 devices are single-chip, non-volatile low-cost programmable logic devices (PLDs) to integrate the optimal set of system components. The highlights of the Intel MAX 10 devices include: • Internally stored dual configuration flash • User flash memory • Instant on support • Integrated analog-to-digital converters (ADCs) • Single-chip Nios II soft core processor support Intel MAX 10 devices are the ideal solution for system management, I/O expansion, communication control planes, industrial, automotive, and consumer applications. Feature Technology 55 nm TSMC Embedded Flash (Flash + SRAM) process technology Packaging • Low cost, small form factor packages—support multiple packaging technologies and pin pitches • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS6-compliant Core architecture • 4-input look-up table (LUT) and single register logic element (LE) • LEs arranged in logic array block (LAB) • Embedded RAM and user flash memory • Clocks and PLLs • Embedded multiplier blocks • General purpose I/Os Internal memory blocks • M9K—9 kilobits (Kb) memory blocks • Cascadable blocks to create RAM, dual port, and FIFO functions User flash memory (UFM) • User accessible non-volatile storage • High speed operating frequency • Large memory size • High data retention • Multiple interface option Embedded multiplier blocks • One 18 × 18 or two 9 × 9 multiplier modes • Cascadable blocks enabling creation of filters, arithmetic functions, and image processing pipelines ADC • 12-bit successive approximation register (SAR) type • Up to 17 analog inputs • Cumulative speed up to 1 million samples per second ( MSPS) • Integrated temperature sensing capability Clock networks • Global clocks support • High speed frequency in clock network Internal oscillator Built-in internal ring oscillator PLLs • Analog-based • Low jitter • High precision clock synthesis • Clock delay compensation • Zero delay buffering • Multiple output taps General-purpose I/Os (GPIOs) • Multiple I/O standards support • On-chip termination (OCT) • Up to 830 megabits per second (Mbps) LVDS receiver, 800 Mbps LVDS transmitter External memory interface (EMIF) (1) Supports up to 600 Mbps external memory interfaces: |
4461
|
324-LFBGA
|
|
||||||||||||||||||||||||||
|
Cyclone® V GT Field Programmable Gate Array (FPGA) IC 480 7880704 149500 896-BGA
|
4410
|
896-BGA
|
|
||||||||||||||||||||||||||
|
Arria 10 GX Field Programmable Gate Array (FPGA) IC 624 68857856 1150000 1932-BBGA, FCBGA
|
5299
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Stratix® V GS Field Programmable Gate Array (FPGA) IC 360 19456000 360000 780-BBGA, FCBGA
|
6116
|
780-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
|
Cyclone® IV E Field Programmable Gate Array (FPGA) IC 81 516096 15408 144-LQFP Exposed Pad Introduction This chapter describes the electrical and switching characteristics for Cyclone? IV devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This chapter also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay. Operating Conditions When Cyclone IV devices are implemented in a system, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Cyclone IV devices, you must consider the operating requirements described in this chapter. Cyclone IV devices are offered in commercial, industrial, extended industrial and, automotive grades. Cyclone IV E devices offer –6 (fastest), –7, –8, –8L, and –9L speed grades for commercial devices, –8L speed grades for industrial devices, and –7 speed grade for extended industrial and automotive devices. Cyclone IV GX devices offer –6 (fastest), –7, and –8 speed grades for commercial devices and –7 speed grade for industrial devices. |
5855
|
144-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
|
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 336 7880704 149500 672-BGA
|
1964
|
672-BGA
|
|
||||||||||||||||||||||||||