FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Linear Voltage Regulator IC Positive Fixed 1 Output 1.5A TO-263, Power
|
6916
|
TO-263-4, D²Pak (3 Leads + Tab), TO-263AA
|
|
||||||||||||||||||||||||||
Zener Diode 82 V 2 W ±5% Surface Mount SMBG (DO-215AA)
|
2342
|
DO-215AA, SMB Gull Wing
|
|
||||||||||||||||||||||||||
Controller SPI Interface 132-CQFP (24x24)
|
5884
|
132-CFlatPack
|
|
||||||||||||||||||||||||||
Linear Voltage Regulator IC Positive Adjustable 1 Output 7.5A TO-220-5
|
3039
|
TO-220-5
|
|
||||||||||||||||||||||||||
Zener Diode 110 V 2 W ±10% Surface Mount SMBG (DO-215AA)
|
4874
|
DO-215AA, SMB Gull Wing
|
|
||||||||||||||||||||||||||
Regulator Output DC-DC Controller IC
|
7402
|
|
|||||||||||||||||||||||||||
Linear Voltage Regulator IC Positive Fixed 1 Output 7A TO-247-3
|
7742
|
TO-247-3
|
|
||||||||||||||||||||||||||
Zener Diode 130 V 2 W ±2% Surface Mount SMBG (DO-215AA)
|
1559
|
DO-215AA, SMB Gull Wing
|
|
||||||||||||||||||||||||||
LED Driver IC 4 Output DC DC Controller Boost Analog, PWM Dimming 500mA 38-QFN (5x7)
|
5414
|
38-VFQFN Exposed Pad
|
|
||||||||||||||||||||||||||
Linear Voltage Regulator IC Positive Fixed 1 Output 6A TO-247-3
|
1142
|
TO-247-3
|
|
||||||||||||||||||||||||||
Zener Diode 180 V 2 W ±5% Surface Mount SMBG (DO-215AA)
|
1885
|
DO-215AA, SMB Gull Wing
|
|
||||||||||||||||||||||||||
Buck Regulator Positive Output DC-DC Controller IC 24-MLPQ (4x4)
|
2246
|
24-VFQFN Exposed Pad
|
|
||||||||||||||||||||||||||
Linear Voltage Regulator IC Positive Fixed 1 Output 3A TO-220, Power
|
2424
|
TO-220-3
|
|
||||||||||||||||||||||||||
Zener Diode 5.1 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
1944
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
Bipolar (BJT) Transistor
|
3797
|
-
|
|
||||||||||||||||||||||||||
Buck Regulator Positive Output Step-Down DC-DC Controller IC 8-DIP
|
9803
|
8-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
Zener Diode 11 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
5500
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
Bipolar (BJT) Transistor
|
2527
|
|
|||||||||||||||||||||||||||
Shunt Voltage Reference IC Adjustable 2.5V 36 VV ±2% 100 mA 8-SOIC
|
1595
|
8-SOIC (0.154", 3.90mm Width)
|
|
||||||||||||||||||||||||||
Zener Diode 24 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
1630
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
IGLOO nano Field Programmable Gate Array (FPGA) IC 34 768 48-VFQFN Exposed Pad General Description The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash*Freeze technology used in IGLOO nano devices enables entering and exiting an ultra-low power mode that consumes nanoPower while retaining SRAM and register data. Flash*Freeze technology simplifies power management through l/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption while the IGLOO nano device is completely functional in the system. This allows the IGLO0 nano device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives lGLOO nano devices the advantage of being a secure, low power, single-chip solution that is Instant On. The IGLOO nano device is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO nano devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGLN030 and smaller devices have no PLL or RAM support. IGLOO nano devices have up to 250 k system gates, supported with up to 36 kbits of true dual-port SRAM and up to 71 user l/Os. IGLOO nano devices increase the breadth of the IGLOO product line by adding new features and packages for greater customer value in high volume consumer, portable, and battery-backed markets. Features such as smaller footprint packages designed with two-layer PCBs in mind, power consumption measured in nanoPower, Schmitt trigger, and bus hold (hold previous l/O state in Flash*Freeze mode) functionality make these devices ideal for deployment in applications that require high levels of flexibility and low cost. Features and Benefits
nanoPower Consumption-Industry's Lowest Power 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation Low Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power Consumption while MaintainingFPGA Content Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
As Small as 3x3 mm in Size
10,000 to 250,000 System Gates Up to 36 kbits of True Dual-Port SRAM Up to 71 User 1/Os
130-nm, 7-Layer Metal, Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design When Powered Off 250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance
ISP Using On-Chip 128-BitAdvanced Encryption Standard (AES) Decryption via JTAG (IEEE 1532-compliant) FlashLock®Designed to Secure FPGA Contents 1.2 V Programming
Segmented,Hierarchical Routing and Clock Structure
1.2 V, 1.5 V, 1.8 V, 2.5 V,and 3.3 V Mixed-Voltage Operation Bank-Selectable I/O Voltages-up to 4 Banks per Chip Single-Ended I/O Standards:LVTTL,LVCMOS 3.3V/2.5 V/ 1.8 V/1.5 V/1.2V Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6V Wide Range Power Supply Voltage Support per JESD8-12, Allowing I/Os to Operate from 1.14 V to 1.575V I/O Registers on Input, Output, and Enable Paths Selectable Schmitt Trigger Inputs Hot-Swappable and Cold-Sparing I/Os Programmable Output Slew Rate and Drive Strength Weak Pull-Up/-Down IEEE 1149.1(JTAG) Boundary Scan Test Pin-Compatible Packages across the IGLOO®Family
Up to Six CCC Blocks, One with an Integrated PLL Configurable Phase Shift, Multiply/Divide, Delay Capabilities, and External Feedback Wide Input Frequency Range (1.5 MHz up to 250 MHz)
1 kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio4,608-Bit RAM Blocks (x1, x2, x4, x9, and x18 organizations) True Dual-Port SRAM(except x18 organization)
Tj=-20℃ to +85℃ How to choose FPGA for your project?
|
1897
|
48-VFQFN Exposed Pad
|
|
||||||||||||||||||||||||||
Power Supply Controller Secondary-Side Controller 8-DIP
|
8419
|
8-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
Zener Diode 51 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
9372
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
IGLOO Field Programmable Gate Array (FPGA) IC 97 55296 9216 144-LBGA General Description The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 μW while retaining SRAM and register data. Flash*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12 μW) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, single-chip solution that is Instant On. IGLOO is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex-M1 is available for free from Microsemi for use in M1 IGLOO FPGAs. The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption. Features and Benefits
1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation 5 μW Power Consumption in Flash*Freeze Mode Low Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power Consumption while MaintainingFPGA Content Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
15K to 1 Million System Gates Up to 144 Kbits of True Dual-Port SRAM Up to 300 User 1/Os
130-nm, 7-Layer Metal, Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design When Powered Off 250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance
ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM®-enabled IGLOO®devices) via JTAG (IEEE 1532-compliant) FlashLock®Designed to Secure FPGA Contents
Segmented, Hierarchical Routing and Clock Structure
700 Mbps DDR,LVDS-Capable I/Os (AGL250 and above) 1.2 V, 1.5 V, 1.8 V, 2.5V, and 3.3 V Mixed-Voltage Operation Bank-Selectable I/O Voltages--up to 4 Banks per Chip Single-Ended I/O Standards:LVTTL,LVCMOS 3.3V/2.5 V/ 1.8 V /1.5 V/ 1.2 .V, 3.3 V PCI/ 3.3 V PCI-X, and LVCMOS 2.5 V/5.0V Input DifferentialI/O Standards:LVPECL,LVDS,B-LVDS,and M-LVDS (AGL250 and above) Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V Wide Range Power Supply Voltage Support per JESD8-12, Allowing I/Os to Operate from 1.14 V to 1.575V I/O Registers on Input, Output, and Enable Paths Hot-Swappable and Cold-Sparing,I/Os+ Programmable Output Slew Rateand Drive Strength Weak Pull-Up/-Down IEEE 1149.1 (JTAG) Boundary Scan Test Pin-Compatible Packages across the IGLOO Family
Six CCC Blocks, One with an Integrated PLL Configurable Phase Shift, Multiply/Divide,Delay Capabilities, and External Feedback Wide Input Frequency Range (1.5 MHz up to 250 MHz)
1 kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio4,608-Bit RAM Blocks (x1,x2,x4, x9, and x18 organizations) True Dual-Port SRAM (except x18)
M1 IGLOO Devices--Cortex®-M1 Soft Processor Available with or without Debug How to choose FPGA for your project?
|
2302
|
144-LBGA
|
|
||||||||||||||||||||||||||
Diode 100 V 5A Surface Mount
|
9549
|
PowerDI™ 5
|
|
||||||||||||||||||||||||||
Zener Diode 3.3 V 5 W ±10% Surface Mount SMBJ (DO-214AA)
|
3152
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
ProASIC3 Field Programmable Gate Array (FPGA) IC 87 36864 132-WFQFN General Description ProASIC3,the third-generation family of Microsemi flash FPGAs, offers performance, density, and features beyond those of the ProASICPLUS® family. Nonvolatile flash technology gives ProASIC3 devices the advantage of being a secure, low power, single-chip solution that is Instant On. ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. ProASIC3 devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The A3P015 and A3P030 devices have no PLL or RAM support. ProASIC3 devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. ProASIC3 devices support the ARM Cortex-M1 processor. The ARM-enabled devices have Microsemi ordering numbers that begin with M1A3P (Cortex-M1) and do not support AES decryption. Features and Benefits
15 K to 1 M System Gates Up to 144 Kbits of True Dual-Port SRAM Up to 300 User I/Os
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design when Powered Off
350 MHz System Performance 3.3 V, 66 MHz 64-Bit PCI
ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM®-enabled ProASIC®3 devices) via JTAG (IEEE 1532-compliant) FlashLock® to Secure FPGA Contents
Core Voltage for Low Power Support for 1.5V-Only Systems Low-Impedance Flash Switches
Segmented, Hierarchical Routing and Clock Structure
700 Mbps DDR,LVDS-Capable I/Os (A3P250 and above) 1.5V, 1.8 V, 2.5 V,and 3.3V Mixed-Voltage Operation Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V Bank-Selectable I/O Voltages—up to 4 Banks per Chip Single-Ended I/O Standards: LVTTL, LVCMOS 3.3V / 2.5V / 1.8V / 1.5V, 3.3V PCI / 3.3V PCI-X and LVCMOS 2.5V / 5.0V Input Differential I/O Standards: LVPECL,LVDS,B-LVDS, and M-LVDS (A3P250 and above) I/O Registers on Input, Output, and Enable Paths Hot-Swappable and Cold Sparing I/Os Programmable Output Slew Rate and Drive Strength Weak Pull-Up/-Down IEEE 1149.1 (JTAG) Boundary Scan Test Pin-Compatible Packages across the ProASIC3 Family
Six CCC Blocks, One with an Integrated PLL Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback Wide Input Frequency Range (1.5 MHz to 350 MHz)
1 Kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (x1, x2, x4, x9, and x18 organizations) True Dual-Port SRAM (except x18)
M1 ProASIC3 Devices-ARM®Cortex®-M1 Soft Processor Available with or without Debug How to choose FPGA for your project?
|
4148
|
132-WFQFN
|
|
||||||||||||||||||||||||||
N-Channel 600 V 12A (Tc) 225W (Tc) Through Hole TO-220 [K]
|
1407
|
TO-220-3
|
|
||||||||||||||||||||||||||
Zener Diode 4.3 V 5 W ±10% Surface Mount SMBJ (DO-214AA)
|
3829
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
ProASIC3 Field Programmable Gate Array (FPGA) IC 194 55296 484-BGA General Description ProASIC3,the third-generation family of Microsemi flash FPGAs, offers performance, density, and features beyond those of the ProASICPLUS® family. Nonvolatile flash technology gives ProASIC3 devices the advantage of being a secure, low power, single-chip solution that is Instant On. ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. ProASIC3 devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The A3P015 and A3P030 devices have no PLL or RAM support. ProASIC3 devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. ProASIC3 devices support the ARM Cortex-M1 processor. The ARM-enabled devices have Microsemi ordering numbers that begin with M1A3P (Cortex-M1) and do not support AES decryption. Features and Benefits
15 K to 1 M System Gates Up to 144 Kbits of True Dual-Port SRAM Up to 300 User I/Os
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design when Powered Off
350 MHz System Performance 3.3 V, 66 MHz 64-Bit PCI
ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM®-enabled ProASIC®3 devices) via JTAG (IEEE 1532-compliant) FlashLock® to Secure FPGA Contents
Core Voltage for Low Power Support for 1.5V-Only Systems Low-Impedance Flash Switches
Segmented, Hierarchical Routing and Clock Structure
700 Mbps DDR,LVDS-Capable I/Os (A3P250 and above) 1.5V, 1.8 V, 2.5 V,and 3.3V Mixed-Voltage Operation Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V Bank-Selectable I/O Voltages—up to 4 Banks per Chip Single-Ended I/O Standards: LVTTL, LVCMOS 3.3V / 2.5V / 1.8V / 1.5V, 3.3V PCI / 3.3V PCI-X and LVCMOS 2.5V / 5.0V Input Differential I/O Standards: LVPECL,LVDS,B-LVDS, and M-LVDS (A3P250 and above) I/O Registers on Input, Output, and Enable Paths Hot-Swappable and Cold Sparing I/Os Programmable Output Slew Rate and Drive Strength Weak Pull-Up/-Down IEEE 1149.1 (JTAG) Boundary Scan Test Pin-Compatible Packages across the ProASIC3 Family
Six CCC Blocks, One with an Integrated PLL Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback Wide Input Frequency Range (1.5 MHz to 350 MHz)
1 Kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (x1, x2, x4, x9, and x18 organizations) True Dual-Port SRAM (except x18)
M1 ProASIC3 Devices-ARM®Cortex®-M1 Soft Processor Available with or without Debug How to choose FPGA for your project?
|
3630
|
484-BGA
|
|
||||||||||||||||||||||||||