FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Regulator Output DC-DC Controller IC
|
9986
|
|
|||||||||||||||||||||||||||
Pre-Biased Bipolar Transistor (BJT)
|
141
|
|
|||||||||||||||||||||||||||
HCS12 HCS12 Microcontroller IC 16-Bit 25MHz 64KB (64K x 8) FLASH 48-LQFP (7x7) Overview Device Introduction The MC9S12C-Family / MC9S12GC-Family are 48/52/80 pin Flash-based MCU families, which deliver the power and flexibility of the 16-bit core to a whole new range of cost and space sensitive, general purpose industrial and automotive network applications. All MC9S12C-Family / MC9S12GC-Family members feature standard on-chip peripherals including a 16-bit central processing unit (CPU12), up to 128K bytes of Flash EEPROM, up to 4K bytes of RAM, an asynchronous serial communications interface (SCI), a serial peripheral interface (SPI), an 8-channel 16-bit timer module (TIM), a 6-channel 8-bit pulse width modulator (PWM), an 8-channel, 10-bit analog-to-digital converter (ADC). The MC9S12C128-Family members also feature a CAN 2.0 A, B software compatible module (MSCAN12). All MC9S12C-Family / MC9S12GC-Family devices feature full 16-bit data paths throughout. The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. In addition to the I/O ports available in each module, up to 10 dedicated I/O port bits are available with wake-up capability from stop or wait mode. The devices are available in 48-, 52-, and 80-pin QFP packages, with the 80-pin version pin compatible to the HCS12 A, B, and D Family derivatives. Device Features • 16-bit HCS12 core: — HCS12 CPU – Upward compatible with M68HC11 instruction set – Interrupt stacking and programmer’s model identical to M68HC11 – Instruction queue – Enhanced indexed addressing — MMC (memory map and interface) — INT (interrupt control) — BDM (background debug mode) — DBG12 (enhanced debug12 module, including breakpoints and change-of-flow trace buffer) — MEBI (multiplexed expansion bus interface) available only in 80-pin package version • Wake-up interrupt inputs: — Up to 12 port bits available for wake up interrupt function with digital filtering • Memory options: — 16K or 32Kbyte Flash EEPROM (erasable in 512-byte sectors) 64K, 96K, or 128Kbyte Flash EEPROM (erasable in 1024-byte sectors) — 1K, 2K or 4K Byte RAM • Analog-to-digital converters: — One 8-channel module with 10-bit resolution — External conversion trigger capability • Available on MC9S12C Family: — One 1M bit per second, CAN 2.0 A, B software compatible module — Five receive and three transmit buffers — Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit, or 8 x 8 bit — Four separate interrupt channels for Rx, Tx, error, and wake-up — Low-pass filter wake-up function — Loop-back for self test operation • Timer module (TIM): — 8-channel timer — Each channel configurable as either input capture or output compare — Simple PWM mode — Modulo reset of timer counter — 16-bit pulse accumulator — External event counting — Gated time accumulation • PWM module: — Programmable period and duty cycle — 8-bit 6-channel or 16-bit 3-channel — Separate control for each pulse width and duty cycle — Center-aligned or left-aligned outputs — Programmable clock select logic with a wide range of frequencies — Fast emergency shutdown input • Serial interfaces: — One asynchronous serial communications interface (SCI) — One synchronous serial peripheral interface (SPI) • CRG (clock reset generator module) — Windowed COP watchdog — Real time interrupt — Clock monitor — Pierce or low current Colpitts oscillator — Phase-locked loop clock frequency multiplier — Limp home mode in absence of external clock — Low power 0.5MHz to 16MHz crystal oscillator reference clock • Operating frequency: — 32MHz equivalent to 16MHz bus speed for single chip — 32MHz equivalent to 16MHz bus speed in expanded bus modes — Option of 9S12C Family: 50MHz equivalent to 25MHz bus speed — All 9S12GC Family members allow a 50MHz operating frequency. • Internal 2.5V regulator: — Supports an input voltage range from 2.97V to 5.5V — Low power mode capability — Includes low voltage reset (LVR) circuitry — Includes low voltage interrupt (LVI) circuitry • 48-pin LQFP, 52-pin LQFP, or 80-pin QFP package: — Up to 58 I/O lines with 5V input and drive capability (80-pin package) — Up to 2 dedicated 5V input only lines (IRQ, XIRQ) — 5V 8 A/D converter inputs and 5V I/O • Development support: — Single-wire background debug™ mode (BDM) — On-chip hardware breakpoints — Enhanced DBG12 debug features NXP Electronics components unboxing,humidity card changed color chip can used? |
4602
|
48-LQFP
|
|
||||||||||||||||||||||||||
PowerPC Microprocessor IC MPC8xx 1 Core, 32-Bit 81MHz 256-PBGA (23x23)
|
3369
|
256-BBGA
|
|
||||||||||||||||||||||||||
RF Mosfet 28 V 1.9 A 2.39GHz 14dB 40W NI-1230
|
2957
|
NI-1230
|
|
||||||||||||||||||||||||||
HC08 HC08 Microcontroller IC 8-Bit 8MHz 16KB (16K x 8) FLASH 44-QFP (10x10)
|
7863
|
44-QFP
|
|
||||||||||||||||||||||||||
Converter Offline Flyback Topology 66.5kHz 8-DIP
|
4498
|
8-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
e200z4 Automotive, AEC-Q100 MPC57xx Microcontroller IC 32-Bit Tri-Core 200MHz 4MB (4M x 8) FLASH 252-MAPBGA (17x17)
|
2898
|
252-LFBGA
|
|
||||||||||||||||||||||||||
S12Z S12 MagniV Microcontroller IC 16-Bit 50MHz 16KB (16K x 8) FLASH 48-LQFP-EP (7x7)
|
4243
|
48-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M4F S32K Microcontroller IC 32-Bit Single-Core 112MHz 512KB (512K x 8) FLASH 64-LQFP (10x10)
|
5093
|
64-LQFP
|
|
||||||||||||||||||||||||||
PowerPC MPC5xx Microcontroller IC 32-Bit Single-Core 40MHz 448KB (448K x 8) FLASH 272-PBGA (27x27)
|
1849
|
272-BBGA
|
|
||||||||||||||||||||||||||
56800E 56F8xxx Microcontroller IC 16-Bit 60MHz 512KB (256K x 16) FLASH 144-LQFP (20x20) Device Description The 56F8366 and 56F8166 are members of the 56800E core-based family of controllers. Each combines, on a single chip, the processing power of a Digital Signal Processor (DSP) and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the 56F8366 and 56F8166 are well-suited for many applications. The devices include many peripherals that are especially useful for motion control, smart appliances, steppers, encoders, tachometers, limit switches, power supply and control, automotive control (56F8366 only), engine management, noise suppression, remote utility metering, industrial control for power, lighting, and automation applications. The 56800E core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The MCU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C/C++ Compilers to enable rapid development of optimized control applications. The 56F8366 and 56F8166 support program execution from either internal or external memories. Two data operands can be accessed from the on-chip data RAM per instruction cycle. These devices also provides two external dedicated interrupt lines and up to 62 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration. 56F8366 Features The 56F8366 hybrid controller includes 512KB of Program Flash and 32KB of Data Flash (each programmable through the JTAG port) with 4KB of Program RAM and 32KB of Data RAM. It also supports program execution from external memory. A total of 32KB of Boot Flash is incorporated for easy customer inclusion of field-programmable software routines that can be used to program the main Program and Data Flash memory areas. Both Program and Data Flash memories can be independently bulk erased or erased in pages. Program Flash page erase size is 1KB. Boot and Data Flash page erase size is 512 bytes. The Boot Flash memory can also be either bulk or page erased. A key application-specific feature of the 56F8366 is the inclusion of two Pulse Width Modulator (PWM) modules. These modules each incorporate three complementary, individually programmable PWM signal output pairs (each module is also capable of supporting six independent PWM functions, for a total of 12 PWM outputs) to enhance motor control functionality. Complementary operation permits programmable dead time insertion, distortion correction via current sensing by software, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Edge-aligned and center-aligned synchronous pulse width control (0% to 100% modulation) is supported. The device is capable of controlling most motor types: ACIM (AC Induction Motors); both BDC and BLDC (Brush and Brushless DC motors); SRM and VRM (Switched and Variable Reluctance Motors); and stepper motors. The PWMs incorporate fault protection and cycle-by-cycle current limiting with sufficient output drive capability to directly drive standard optoisolators. A “smoke-inhibit”, write-once protection feature for key parameters is also included. A patented PWM waveform distortion correction circuit is also provided. Each PWM is double-buffered and includes interrupt controls to permit integral reload rates to be programmable from 1 to 16. The PWM modules provide reference outputs to synchronize the Analog-to-Digital Converters through two channels of Quad Timer C. The 56F8366 incorporates two Quadrature Decoders capable of capturing all four transitions on the two-phase inputs, permitting generation of a number proportional to actual position. Speed computation capabilities accommodate both fast- and slow-moving shafts. An integrated watchdog timer in the Quadrature Decoder can be programmed with a time-out value to alert when no shaft motion is detected. Each input is filtered to ensure only true transitions are recorded. This controller also provides a full set of standard programmable peripherals that include two Serial Communications Interfaces (SCIs), two Serial Peripheral Interfaces (SPIs), and four Quad Timers. Any of these interfaces can be used as General-Purpose Input/Outputs (GPIOs) if that function is not required. Two Flex Controller Area Network (FlexCAN) interfaces (CAN Version 2.0 B-compliant) and an internal interrupt controller are included on the 56F8366. NXP Electronics components unboxing,humidity card changed color chip can used? |
4095
|
144-LQFP
|
|
||||||||||||||||||||||||||
MPC8xx Microprocessor IC MPC8xx 1 Core, 32-Bit 50MHz 256-PBGA (23x23)
|
4530
|
256-BBGA
|
|
||||||||||||||||||||||||||
RF Mosfet 28 V 900 mA 1.99GHz 16.1dB 22W NI-780H-2L
|
4130
|
SOT-957A
|
|
||||||||||||||||||||||||||
PowerPC e600 Microprocessor IC MPC86xx 2 Core, 32-Bit 1.0GHz 1023-FCCBGA (33x33)
|
7028
|
1023-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Controller
|
5732
|
|
|||||||||||||||||||||||||||
S08 S08 Microcontroller IC 8-Bit 20MHz 32KB (32K x 8) FLASH 32-LQFP (7x7)
|
8149
|
32-LQFP
|
|
||||||||||||||||||||||||||
e200z4 MPC57xx Microcontroller IC 32-Bit Single-Core 160MHz 2MB (2M x 8) FLASH 176-LQFP (24x24)
|
8508
|
176-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
System On Chip (SOC) IC *
|
5237
|
|
|||||||||||||||||||||||||||
Bipolar (BJT) Transistor
|
3173
|
|
|||||||||||||||||||||||||||
HCS12X HCS12X Microcontroller IC 16-Bit 80MHz 512KB (512K x 8) FLASH 144-LQFP (20x20) Introduction The MC9S12XD family will retain the low cost, power consumption, EMC and code-size efficiency advantages currently enjoyed by users of Freescale's existing 16-Bit MC9S12 MCU Family. Based around an enhanced S12 core, the MC9S12XD family will deliver 2 to 5 times the performance of a 25-MHz S12 whilst retaining a high degree of pin and code compatibility with the S12. The MC9S12XD family introduces the performance boosting XGATE module. Using enhanced DMA functionality, this parallel processing module offloads the CPU by providing high-speed data processing and transfer between peripheral modules, RAM, Flash EEPROM and I/O ports. Providing up to 80 MIPS of performance additional to the CPU, the XGATE can access all peripherals, Flash EEPROM and the RAM block. The MC9S12XD family is composed of standard on-chip peripherals including up to 512 Kbytes of Flash EEPROM, 32 Kbytes of RAM, 4 Kbytes of EEPROM, six asynchronous serial communications interfaces (SCI), three serial peripheral interfaces (SPI), an 8-channel IC/OC enhanced capture timer, an 8-channel, 10-bit analog-to-digital converter, a 16-channel, 10-bit analog-to-digital converter, an 8-channel pulse-width modulator (PWM), five CAN 2.0 A, B software compatible modules (MSCAN12), two inter-IC bus blocks, and a periodic interrupt timer. The MC9S12XD family has full 16-bit data paths throughout. The non-multiplexed expanded bus interface available on the 144-pin versions allows an easy interface to external memories The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. System power consumption can be further improved with the new “fast exit from stop mode” feature. In addition to the I/O ports available in each module, up to 25 further I/O ports are available with interrupt capability allowing wake-up from stop or wait mode. Family members in 144-pin LQFP will be available with external bus interface and parts in 112-pin LQFP or 80-pin QFP package without external bus interface. See Appendix E Derivative Differencesfor package options. MC9S12XD/B/A Family Features • HCS12X Core — 16-bit HCS12X CPU – Upward compatible with MC9S12 instruction set – Interrupt stacking and programmer’s model identical to MC9S12 – Instruction queue – Enhanced indexed addressing – Enhanced instruction set — EBI (external bus interface) — MMC (module mapping control) — INT (interrupt controller) — DBG (debug module to monitor HCS12X CPU and XGATE bus activity) — BDM (background debug mode) • XGATE (peripheral coprocessor) — Parallel processing module off loads the CPU by providing high-speed data processing and transfer — Data transfer between Flash EEPROM, RAM, peripheral modules, and I/O ports • PIT (periodic interrupt timer) — Four timers with independent time-out periods — Time-out periods selectable between 1 and 224 bus clock cycles • CRG (clock and reset generator) — Low noise/low power Pierce oscillator — PLL — COP watchdog — Real time interrupt — Clock monitor — Fast wake-up from stop mode • Port H & Port J with interrupt functionality — Digital filtering — Programmable rising or falling edge trigger • Memory — 512, 256 and 128-Kbyte Flash EEPROM — 4 and 2-Kbyte EEPROM — 32, 16 and 12-Kbyte RAM • One 16-channel and one 8-channel ADC (analog-to-digital converter) — 10-bit resolution — External and internal conversion trigger capabilityFiveFourTwo 1M bit per second, CAN 2.0 A, B software compatible modules — Five receive and three transmit buffers — Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit, or 8 x 8 bit — Four separate interrupt channels for Rx, Tx, error, and wake-up — Low-pass filter wake-up function — Loop-back for self-test operation • ECT (enhanced capture timer) — 16-bit main counter with 7-bit prescaler — 8 programmable input capture or output compare channels — Four 8-bit or two 16-bit pulse accumulators • 8 PWM (pulse-width modulator) channels — Programmable period and duty cycle — 8-bit 8-channel or 16-bit 4-channel — Separate control for each pulse width and duty cycle — Center-aligned or left-aligned outputs — Programmable clock select logic with a wide range of frequencies — Fast emergency shutdown input • Serial interfaces — SixFourTwo asynchronous serial communication interfaces (SCI) with additional LIN support and selectable IrDA 1.4 return-to-zero-inverted (RZI) format with programmable pulse width — ThreeTwo Synchronous Serial Peripheral Interfaces (SPI) • TwoOne IIC (Inter-IC bus) Modules — Compatible with IIC bus standard — Multi-master operation — Software programmable for one of 256 different serial clock frequencies • On-Chip Voltage Regulator — Two parallel, linear voltage regulators with bandgap reference — Low-voltage detect (LVD) with low-voltage interrupt (LVI) — Power-on reset (POR) circuit — 3.3-V–5.5-V operation — Low-voltage reset (LVR) — Ultra low-power wake-up timer • 144-pin LQFP, 112-pin LQFP, and 80-pin QFP packages — I/O lines with 5-V input and drive capability — Input threshold on external bus interface inputs switchable for 3.3-V or 5-V operation — 5-V A/D converter inputs — Operation at 80 MHz equivalent to 40-MHz bus speed • Development support — Single-wire background debug™ mode (BDM) — Four on-chip hardware breakpoints NXP Electronics components unboxing,humidity card changed color chip can used? |
3603
|
144-LQFP
|
|
||||||||||||||||||||||||||
8051 89V Microcontroller IC 8-Bit 40MHz 32KB (32K x 8) FLASH 44-PLCC (16.59x16.59)
|
2581
|
44-LCC (J-Lead)
|
|
||||||||||||||||||||||||||
RF Mosfet 28 V 130 mA 2.17GHz 15.5dB 10W TO-270-2 GULL
|
201
|
TO-270BA
|
|
||||||||||||||||||||||||||
PowerPC e600 Microprocessor IC MPC86xx 1 Core, 32-Bit 1.067GHz 994-FCCBGA (33x33)
|
5167
|
994-BCBGA, FCCBGA
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M0 LPC11Uxx Microcontroller IC 32-Bit Single-Core 50MHz 40KB (40K x 8) FLASH 48-LQFP (7x7)
|
1869
|
48-LQFP
|
|
||||||||||||||||||||||||||
ARM® Cortex®-M0+ Kinetis KL8 Microcontroller IC 32-Bit Single-Core 72MHz 128KB (128K x 8) FLASH 64-WLCSP (3.48x3.38)
|
3
|
64-XFBGA, WLCSP
|
|
||||||||||||||||||||||||||
Battery Battery Cell Controller IC Lithium Ion 64-LQFP (10x10)
|
7249
|
64-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
Buffer, Non-Inverting 2 Element 2, 4 (Hex) Bit per Element 3-State Output 16-SSOP
|
2
|
16-SSOP (0.209", 5.30mm Width)
|
|
||||||||||||||||||||||||||
Zener Diode
|
8617
|
|
|||||||||||||||||||||||||||
HCS12 HCS12 Microcontroller IC 16-Bit 25MHz 128KB (128K x 8) FLASH 48-LQFP (7x7) Introduction The MC9S12C-Family / MC9S12GC-Family are 48/52/80 pin Flash-based MCU families, which deliver the power and flexibility of the 16-bit core to a whole new range of cost and space sensitive, general purpose industrial and automotive network applications. All MC9S12C-Family / MC9S12GC-Family members feature standard on-chip peripherals including a 16-bit central processing unit (CPU12), up to 128K bytes of Flash EEPROM, up to 4K bytes of RAM, an asynchronous serial communications interface (SCI), a serial peripheral interface (SPI), an 8-channel 16-bit timer module (TIM), a 6-channel 8-bit pulse width modulator (PWM), an 8-channel, 10-bit analog-to-digital converter (ADC). The MC9S12C128-Family members also feature a CAN 2.0 A, B software compatible module (MSCAN12). All MC9S12C-Family / MC9S12GC-Family devices feature full 16-bit data paths throughout. The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. In addition to the I/O ports available in each module, up to 10 dedicated I/O port bits are available with wake-up capability from stop or wait mode. The devices are available in 48-, 52-, and 80- pin QFP packages, with the 80-pin version pin compatible to the HCS12 A, B, and D Family derivatives. Features • 16-bit HCS12 core: — HCS12 CPU – Upward compatible with M68HC11 instruction set – Interrupt stacking and programmer’s model identical to M68HC11 – Instruction queue – Enhanced indexed addressing — MMC (memory map and interface) — INT (interrupt control) — BDM (background debug mode) — DBG12 (enhanced debug12 module, including breakpoints and change-of-flow trace buffer) — MEBI (multiplexed expansion bus interface) available only in 80-pin package version • Wake-up interrupt inputs: — Up to 12 port bits available for wake up interrupt function with digital filtering • Memory options: — 16K or 32Kbyte Flash EEPROM (erasable in 512-byte sectors) 64K, 96K, or 128Kbyte Flash EEPROM (erasable in 1024-byte sectors) — 1K, 2K or 4K Byte RAM • Analog-to-digital converters: — One 8-channel module with 10-bit resolution — External conversion trigger capability • Available on MC9S12C Family: — One 1M bit per second, CAN 2.0 A, B software compatible module — Five receive and three transmit buffers — Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit, or 8 x 8 bit — Four separate interrupt channels for Rx, Tx, error, and wake-up — Low-pass filter wake-up function — Loop-back for self test operation • Timer module (TIM): — 8-channel timer — Each channel configurable as either input capture or output compare — Simple PWM mode — Modulo reset of timer counter — 16-bit pulse accumulator — External event counting — Gated time accumulation • PWM module: — Programmable period and duty cycle — 8-bit 6-channel or 16-bit 3-channel — Separate control for each pulse width and duty cycle — Center-aligned or left-aligned outputs — Programmable clock select logic with a wide range of frequencies — Fast emergency shutdown input • Serial interfaces: — One asynchronous serial communications interface (SCI) — One synchronous serial peripheral interface (SPI) • CRG (clock reset generator module) — Windowed COP watchdog — Real time interrupt — Clock monitor — Pierce or low current Colpitts oscillator — Phase-locked loop clock frequency multiplier — Limp home mode in absence of external clock — Low power 0.5MHz to 16MHz crystal oscillator reference clock • Operating frequency: — 32MHz equivalent to 16MHz bus speed for single chip — 32MHz equivalent to 16MHz bus speed in expanded bus modes — Option of 9S12C Family: 50MHz equivalent to 25MHz bus speed — All 9S12GC Family members allow a 50MHz operating frequency. • Internal 2.5V regulator: — Supports an input voltage range from 2.97V to 5.5V — Low power mode capability — Includes low voltage reset (LVR) circuitry — Includes low voltage interrupt (LVI) circuitry • 48-pin LQFP, 52-pin LQFP, or 80-pin QFP package: — Up to 58 I/O lines with 5V input and drive capability (80-pin package) — Up to 2 dedicated 5V input only lines (IRQ, XIRQ) — 5V 8 A/D converter inputs and 5V I/O • Development support: — Single-wire background debug™ mode (BDM) — On-chip hardware breakpoints — Enhanced DBG12 debug features NXP Electronics components unboxing,humidity card changed color chip can used? |
5773
|
48-LQFP
|
|
||||||||||||||||||||||||||